Ultra-low cost and high performance 65nm CMOS device fabricated with plasma doping

F. Lallement, B. Duriez, A. Grouillet, F. Arnaud, B. Tavel, F. Wacquant, P. Stolk, M. Woo, Y. Erokhin, J. Scheuer, L. Godet, J. Weeman, D. Distaso, D. Lenoble
{"title":"Ultra-low cost and high performance 65nm CMOS device fabricated with plasma doping","authors":"F. Lallement, B. Duriez, A. Grouillet, F. Arnaud, B. Tavel, F. Wacquant, P. Stolk, M. Woo, Y. Erokhin, J. Scheuer, L. Godet, J. Weeman, D. Distaso, D. Lenoble","doi":"10.1109/VLSIT.2004.1345465","DOIUrl":null,"url":null,"abstract":"N-type and p-type Plasma Doping (PLAD) process have been developed for fabricating the ultra-shallow junctions (USJ) needed for the 65nm CMOS technology. For the first time, the strong benefit of PLAD compared to ultra-low energy implantations for fabricating sub-25nm USJ is demonstrated when standard activation technique is used. Such plasma-doped USJ were successfully integrated into a conventional 65nm CMOS architecture (no offset spacers, low ramp-rate spike annealing <75/spl deg/C/s) for the Source-Drain Extensions (SDE) doping. Transistors drive currents of 720 /spl mu/A//spl mu/m and 330 /spl mu/A//spl mu/m for NMOS and PMOS respectively are obtained at V/sub dd/=0.9V, I/sub off/=100 nA/ /spl mu/m. In addition, junction leakage current was significantly improved (>1 decade) and junction capacitance was reduced by 15% for NMOS.","PeriodicalId":297052,"journal":{"name":"Digest of Technical Papers. 2004 Symposium on VLSI Technology, 2004.","volume":"56 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-06-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Digest of Technical Papers. 2004 Symposium on VLSI Technology, 2004.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.2004.1345465","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

Abstract

N-type and p-type Plasma Doping (PLAD) process have been developed for fabricating the ultra-shallow junctions (USJ) needed for the 65nm CMOS technology. For the first time, the strong benefit of PLAD compared to ultra-low energy implantations for fabricating sub-25nm USJ is demonstrated when standard activation technique is used. Such plasma-doped USJ were successfully integrated into a conventional 65nm CMOS architecture (no offset spacers, low ramp-rate spike annealing <75/spl deg/C/s) for the Source-Drain Extensions (SDE) doping. Transistors drive currents of 720 /spl mu/A//spl mu/m and 330 /spl mu/A//spl mu/m for NMOS and PMOS respectively are obtained at V/sub dd/=0.9V, I/sub off/=100 nA/ /spl mu/m. In addition, junction leakage current was significantly improved (>1 decade) and junction capacitance was reduced by 15% for NMOS.
等离子体掺杂制备的超低成本高性能65nm CMOS器件
采用n型和p型等离子体掺杂(PLAD)工艺制备65nm CMOS技术所需的超浅结(USJ)。当使用标准激活技术时,首次证明了PLAD与超低能量植入相比在制造低于25nm的USJ方面的强大优势。这种等离子体掺杂的USJ成功地集成到传统的65nm CMOS架构中(没有偏移间隔,低斜坡率尖峰退火10年),并且NMOS的结电容降低了15%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信