{"title":"A systolic filter for low-level processing of the discrete wavelet transform","authors":"N. Dunstan","doi":"10.1109/ISSPA.1999.815838","DOIUrl":null,"url":null,"abstract":"The discrete wavelet transform requires repeated high and low pass filtering of data scan lines. There has been a variety of special purpose devices and parallel algorithms designed to speedup this computationally intensive process. This paper describes a systolic filter intended for low-level processing of data scan lines. This processing is required for one-dimensional and higher dimensional DWT. Operations required by high and low pass filtering are interleaved on a single pipelined processor array. The filter has multirate characteristics. Implementation in reconfigurable hardware with dynamic reconfiguration is discussed.","PeriodicalId":302569,"journal":{"name":"ISSPA '99. Proceedings of the Fifth International Symposium on Signal Processing and its Applications (IEEE Cat. No.99EX359)","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-08-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"ISSPA '99. Proceedings of the Fifth International Symposium on Signal Processing and its Applications (IEEE Cat. No.99EX359)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSPA.1999.815838","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
The discrete wavelet transform requires repeated high and low pass filtering of data scan lines. There has been a variety of special purpose devices and parallel algorithms designed to speedup this computationally intensive process. This paper describes a systolic filter intended for low-level processing of data scan lines. This processing is required for one-dimensional and higher dimensional DWT. Operations required by high and low pass filtering are interleaved on a single pipelined processor array. The filter has multirate characteristics. Implementation in reconfigurable hardware with dynamic reconfiguration is discussed.