{"title":"A Wide-Input-Range Multi-phase Clock Generator Design for CMOS Image Sensors","authors":"T. Li, Dongmei Li","doi":"10.1109/iccss55260.2022.9802429","DOIUrl":null,"url":null,"abstract":"This paper proposes a novel phase-interpolator-based multi-phase clock generator, which could be applied in the single slope ADCs of the CMOS image systems. To widen the input range of the multi-phase clock generator, a fast reset method for the phase interpolator is proposed. Besides that an improvement using RC-based phase interpolator is also provided to deal with the deviation of the power supply voltage. The simulation results in CMOS 55nm process show that the duty cycle distortion of the proposed design is within ±3% when the input frequency ranges from 100MHz to 250MHz and the supply voltage ranges from 1V to 1. 4V.","PeriodicalId":254992,"journal":{"name":"2022 5th International Conference on Circuits, Systems and Simulation (ICCSS)","volume":"196 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-05-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 5th International Conference on Circuits, Systems and Simulation (ICCSS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/iccss55260.2022.9802429","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
This paper proposes a novel phase-interpolator-based multi-phase clock generator, which could be applied in the single slope ADCs of the CMOS image systems. To widen the input range of the multi-phase clock generator, a fast reset method for the phase interpolator is proposed. Besides that an improvement using RC-based phase interpolator is also provided to deal with the deviation of the power supply voltage. The simulation results in CMOS 55nm process show that the duty cycle distortion of the proposed design is within ±3% when the input frequency ranges from 100MHz to 250MHz and the supply voltage ranges from 1V to 1. 4V.