A 70-490 MHz 50% Duty-Cycle Correction Circuit in 0.3-μm CMOS

Tsung-Hsien Lin, Chao-Ching Chi
{"title":"A 70-490 MHz 50% Duty-Cycle Correction Circuit in 0.3-μm CMOS","authors":"Tsung-Hsien Lin, Chao-Ching Chi","doi":"10.1109/ASSCC.2006.357859","DOIUrl":null,"url":null,"abstract":"This paper presents a 50% duty-cycle correction (DCC) circuit. The proposed DCC circuit consists of a clock generator and a delay detector. The clock generator is edge-triggered by the input and produces an output signal whose pulse width is controlled by the delay detector to half of the input signal period. Meanwhile, the input phase information is preserved owing to the edge-trigger nature. The circuit is implemented in a TSMC 0.35-μm CMOS process. To evaluate the output duty-cycle accuracy, a single-sideband mixing measurement technique is adopted. This circuit operates from 70 MHz to 490 MHz, and accommodates input duty cycles ranging from 10% to 90%. The output signal is corrected to 50% ± 2%. Operated from a 3.3-V supply, the circuit dissipates 8 mA at 490 MHz.","PeriodicalId":142478,"journal":{"name":"2006 IEEE Asian Solid-State Circuits Conference","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 IEEE Asian Solid-State Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASSCC.2006.357859","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

Abstract

This paper presents a 50% duty-cycle correction (DCC) circuit. The proposed DCC circuit consists of a clock generator and a delay detector. The clock generator is edge-triggered by the input and produces an output signal whose pulse width is controlled by the delay detector to half of the input signal period. Meanwhile, the input phase information is preserved owing to the edge-trigger nature. The circuit is implemented in a TSMC 0.35-μm CMOS process. To evaluate the output duty-cycle accuracy, a single-sideband mixing measurement technique is adopted. This circuit operates from 70 MHz to 490 MHz, and accommodates input duty cycles ranging from 10% to 90%. The output signal is corrected to 50% ± 2%. Operated from a 3.3-V supply, the circuit dissipates 8 mA at 490 MHz.
一种采用0.3 μm CMOS的70- 490mhz 50%占空比校正电路
本文提出了一种50%占空比校正(DCC)电路。所提出的DCC电路由时钟发生器和延迟检测器组成。时钟发生器由输入端边沿触发并产生一个输出信号,其脉冲宽度由延迟检测器控制为输入信号周期的一半。同时,由于边缘触发的特性,输入相位信息得以保留。该电路采用TSMC 0.35 μm CMOS工艺实现。为了评估输出占空比的精度,采用了单边带混频测量技术。该电路工作范围为70 MHz至490 MHz,可容纳10%至90%的输入占空比。输出信号校正为50%±2%。从3.3 v电源操作,电路在490 MHz时耗散8 mA。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信