A. F. Torres-Monsalve, J. D. Bolanos-Jojoa, Jaime Velasco-Medina
{"title":"Design of 2-D filters for video processing using FPGAs","authors":"A. F. Torres-Monsalve, J. D. Bolanos-Jojoa, Jaime Velasco-Medina","doi":"10.1109/STSIVA.2013.6644915","DOIUrl":null,"url":null,"abstract":"Image and video processing algorithms implemented in software, require most computation time when the image-size is increased. However, for real time applications the algorithms must be processed at high-speed, for example 2-D filter algorithms. Then, in order to address this inconvenient, the algorithms must be implemented in hardware. In this paper, we present the hardware architectures for 2-D FIR filters and a median filter. The designs are described using generic structural VHDL and synthesized on the FPGA EP2C70F896C6N. The architectures were verified using an image acquisition system based on the D5M camera and the DE2-70 development kit of Terasic.","PeriodicalId":359994,"journal":{"name":"Symposium of Signals, Images and Artificial Vision - 2013: STSIVA - 2013","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Symposium of Signals, Images and Artificial Vision - 2013: STSIVA - 2013","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/STSIVA.2013.6644915","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
Image and video processing algorithms implemented in software, require most computation time when the image-size is increased. However, for real time applications the algorithms must be processed at high-speed, for example 2-D filter algorithms. Then, in order to address this inconvenient, the algorithms must be implemented in hardware. In this paper, we present the hardware architectures for 2-D FIR filters and a median filter. The designs are described using generic structural VHDL and synthesized on the FPGA EP2C70F896C6N. The architectures were verified using an image acquisition system based on the D5M camera and the DE2-70 development kit of Terasic.