A 0.7-V, 2.86-µW low-noise logarithmic amplifier for neural recording system

Y. Sundarasaradula, A. Thanachayanont
{"title":"A 0.7-V, 2.86-µW low-noise logarithmic amplifier for neural recording system","authors":"Y. Sundarasaradula, A. Thanachayanont","doi":"10.1109/TENCON.2013.6719073","DOIUrl":null,"url":null,"abstract":"This paper describes the design and realization of a low-noise, low-voltage, low-power CMOS logarithmic amplifier for bio-signal and neural recording applications. The proposed logarithmic amplifier is based on the progressive-compression parallel-summation architecture with DC offset cancellation feedback loop. A new fully differential limiting amplifier with bulk-driven current mirror active load is proposed to achieve larger voltage gain and low voltage operation. The proposed logarithmic amplifier was designed and simulated with process parameters from a standard 0.18-μm CMOS technology. The circuit operates with a single 0.7-V power supply voltage and dissipates 2.86 μW. The simulated input dynamic range is about 60 dB, which covers the input amplitudes ranging from 10 μV to 10 mV. The simulated -3-dB bandwidth of the amplifier is from 0.32 Hz to 22 kHz. The simulated total input-referred noise, integrated from 0.1 Hz to 10 kHz, is 4.41 μV.","PeriodicalId":425023,"journal":{"name":"2013 IEEE International Conference of IEEE Region 10 (TENCON 2013)","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE International Conference of IEEE Region 10 (TENCON 2013)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TENCON.2013.6719073","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

Abstract

This paper describes the design and realization of a low-noise, low-voltage, low-power CMOS logarithmic amplifier for bio-signal and neural recording applications. The proposed logarithmic amplifier is based on the progressive-compression parallel-summation architecture with DC offset cancellation feedback loop. A new fully differential limiting amplifier with bulk-driven current mirror active load is proposed to achieve larger voltage gain and low voltage operation. The proposed logarithmic amplifier was designed and simulated with process parameters from a standard 0.18-μm CMOS technology. The circuit operates with a single 0.7-V power supply voltage and dissipates 2.86 μW. The simulated input dynamic range is about 60 dB, which covers the input amplitudes ranging from 10 μV to 10 mV. The simulated -3-dB bandwidth of the amplifier is from 0.32 Hz to 22 kHz. The simulated total input-referred noise, integrated from 0.1 Hz to 10 kHz, is 4.41 μV.
一种用于神经记录系统的0.7 v, 2.86µW低噪声对数放大器
本文介绍了一种用于生物信号和神经记录的低噪声、低电压、低功耗CMOS对数放大器的设计与实现。所提出的对数放大器是基于累进压缩并行求和结构和直流偏置抵消反馈回路。为了实现更大的电压增益和更低的工作电压,提出了一种具有块驱动电流镜有源负载的全差动限幅放大器。采用标准的0.18 μm CMOS工艺参数对该对数放大器进行了设计和仿真。电路工作在单电源电压0.7 v下,功耗为2.86 μW。仿真的输入动态范围约为60 dB,涵盖了10 μV ~ 10 mV的输入幅度。模拟放大器的- 3db带宽为0.32 Hz至22 kHz。在0.1 Hz ~ 10 kHz范围内,模拟的总输入参考噪声为4.41 μV。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信