Study of design-based e-beam defect inspection for hotspot detection and process window characterization on 10nm logic device

P. Leray, S. Halder, P. Di Lorenzo, Fei Wang, Pengcheng Zhang, Wei Fang, Kevin Liu, J. Jau
{"title":"Study of design-based e-beam defect inspection for hotspot detection and process window characterization on 10nm logic device","authors":"P. Leray, S. Halder, P. Di Lorenzo, Fei Wang, Pengcheng Zhang, Wei Fang, Kevin Liu, J. Jau","doi":"10.1117/12.2218971","DOIUrl":null,"url":null,"abstract":"With the continuous shrink of design rules from 14nm to 10nm to 7nm, conserving process windows in a high volume manufacturing environment is becoming more and more difficult. Masks, scanners, and etch processes have to meet very tight specifications in order to keep defect, CD, as well as overlay within the margins of the process window. In this work, we study a design-based e-beam defect inspection technology for wafer level process window characterization and intra-field defect variability on 10nm logic devices. Due to high resolution, e-beam technology is the natural choice for review and/or detection of subtle pattern deviations, aka defects. The capability of integrating design information (GDS file) with defect detection, dimension measurement of critical structure, and defect classification provides added values for engineers to identify yield limiting systematic defects and to provide feedback to design.","PeriodicalId":193904,"journal":{"name":"SPIE Advanced Lithography","volume":"121 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-04-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"SPIE Advanced Lithography","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1117/12.2218971","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

With the continuous shrink of design rules from 14nm to 10nm to 7nm, conserving process windows in a high volume manufacturing environment is becoming more and more difficult. Masks, scanners, and etch processes have to meet very tight specifications in order to keep defect, CD, as well as overlay within the margins of the process window. In this work, we study a design-based e-beam defect inspection technology for wafer level process window characterization and intra-field defect variability on 10nm logic devices. Due to high resolution, e-beam technology is the natural choice for review and/or detection of subtle pattern deviations, aka defects. The capability of integrating design information (GDS file) with defect detection, dimension measurement of critical structure, and defect classification provides added values for engineers to identify yield limiting systematic defects and to provide feedback to design.
基于设计的电子束缺陷检测在10nm逻辑器件上的热点检测和工艺窗口表征研究
随着设计规则从14nm到10nm再到7nm的不断缩小,在大批量制造环境下节约工艺窗口变得越来越困难。掩模、扫描仪和蚀刻工艺必须满足非常严格的规范,以保持缺陷、CD以及覆盖在工艺窗口的边缘内。在这项工作中,我们研究了一种基于设计的电子束缺陷检测技术,用于10nm逻辑器件的晶圆级工艺窗口表征和场内缺陷可变性。由于高分辨率,电子束技术是审查和/或检测细微的模式偏差,又名缺陷的自然选择。将设计信息(GDS文件)与缺陷检测、关键结构尺寸测量和缺陷分类相结合的能力为工程师识别限制产量的系统缺陷并为设计提供反馈提供了附加价值。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信