Implementation of a programmable digital receiver multi-chip module

W.J. Rinard, D. Vujcic
{"title":"Implementation of a programmable digital receiver multi-chip module","authors":"W.J. Rinard, D. Vujcic","doi":"10.1109/NTC.1992.267869","DOIUrl":null,"url":null,"abstract":"The authors discuss the theory, implementation, and applications of the programmable digital receiver (PDRx) multichip module. The PDRx module comprises four digital receiver channels. The 9-in/sup 2/ module dissipates less than 25 W. The PDRx module accepts four 16-b-wide digital data streams at 33 MHz. The module then bandshifts, filters, and processes any signal in each input. These functions are all user programmable. The authors address the key innovative areas of the architecture as well as a number of applications. The applications include the digital demodulation of first, second, and M-level modulated signals, and cochannel interference reduction utilizing multiple receiver channels. The PDRx module contains multiple floating point processors which have a combined processing power of 100 million floating point operations per second. Utilizing these processors, the module supports a number of parallel processing configurations.<<ETX>>","PeriodicalId":448154,"journal":{"name":"[Proceedings] NTC-92: National Telesystems Conference","volume":"146 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1992-05-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"[Proceedings] NTC-92: National Telesystems Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NTC.1992.267869","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

The authors discuss the theory, implementation, and applications of the programmable digital receiver (PDRx) multichip module. The PDRx module comprises four digital receiver channels. The 9-in/sup 2/ module dissipates less than 25 W. The PDRx module accepts four 16-b-wide digital data streams at 33 MHz. The module then bandshifts, filters, and processes any signal in each input. These functions are all user programmable. The authors address the key innovative areas of the architecture as well as a number of applications. The applications include the digital demodulation of first, second, and M-level modulated signals, and cochannel interference reduction utilizing multiple receiver channels. The PDRx module contains multiple floating point processors which have a combined processing power of 100 million floating point operations per second. Utilizing these processors, the module supports a number of parallel processing configurations.<>
实现了一个可编程数字接收机的多芯片模块
作者讨论了可编程数字接收机(PDRx)多芯片模块的原理、实现和应用。PDRx模块包括四个数字接收通道。9-in/sup 2/模块功耗小于25w。PDRx模块接受4个16b宽的数字数据流,频率为33mhz。然后,该模块带移、滤波和处理每个输入中的任何信号。这些功能都是用户可编程的。作者讨论了体系结构的关键创新领域以及许多应用程序。应用包括第一、第二和m级调制信号的数字解调,以及利用多个接收器信道减少共信道干扰。PDRx模块包含多个浮点处理器,其综合处理能力为每秒1亿次浮点运算。利用这些处理器,该模块支持许多并行处理配置。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信