Development and Analysis of In GaAs Nanowire Junctionless MOSFET with 10 nm gate length

Jeevanarao Batakala, R. Dhar
{"title":"Development and Analysis of In GaAs Nanowire Junctionless MOSFET with 10 nm gate length","authors":"Jeevanarao Batakala, R. Dhar","doi":"10.1109/ICICCSP53532.2022.9862343","DOIUrl":null,"url":null,"abstract":"The device performance of nanowire junctionless MOSFET (NW-JL-MOSFET) with InGaAs as core material in the sub-10 nm regime is examined by a device simulator, namely ATLAS. The focus is on gate-all-around nanowires with InGaAs core. These devices are further examined by adding gate-stack (high-k dielectric + oxide) method. It is observed that optimal selection of structure parameters of InGaAs NW-JL-MOSFET attains higher drain current and optimal performance. This proposed architecture also provides better switching speed of the structure. The gate dielectric material optimization of the structure is attained via broad device simulation. In this manuscript, a literature is carried for the short channel effects like subthreshold swing, Ion/Ioff ratio, Threshold voltage and drain induced barrier lowering (DIBL). The InGaAs device has a better threshold voltage and Ion/Ioff ratio, according to simulation data.","PeriodicalId":326163,"journal":{"name":"2022 International Conference on Intelligent Controller and Computing for Smart Power (ICICCSP)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2022-07-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 International Conference on Intelligent Controller and Computing for Smart Power (ICICCSP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICCSP53532.2022.9862343","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The device performance of nanowire junctionless MOSFET (NW-JL-MOSFET) with InGaAs as core material in the sub-10 nm regime is examined by a device simulator, namely ATLAS. The focus is on gate-all-around nanowires with InGaAs core. These devices are further examined by adding gate-stack (high-k dielectric + oxide) method. It is observed that optimal selection of structure parameters of InGaAs NW-JL-MOSFET attains higher drain current and optimal performance. This proposed architecture also provides better switching speed of the structure. The gate dielectric material optimization of the structure is attained via broad device simulation. In this manuscript, a literature is carried for the short channel effects like subthreshold swing, Ion/Ioff ratio, Threshold voltage and drain induced barrier lowering (DIBL). The InGaAs device has a better threshold voltage and Ion/Ioff ratio, according to simulation data.
栅极长度为10nm的In GaAs纳米线无结MOSFET的研制与分析
利用器件模拟器ATLAS测试了以InGaAs为芯材的纳米线无结MOSFET (NW-JL-MOSFET)在亚10nm范围内的器件性能。重点是具有InGaAs核心的栅极全能纳米线。通过添加栅极堆(高k介电介质+氧化物)方法对这些器件进行了进一步的检测。通过对InGaAs NW-JL-MOSFET结构参数的优化选择,可以获得更高的漏极电流和最优的性能。该架构还提供了更好的结构切换速度。通过广泛的器件模拟,实现了栅极介质材料的结构优化。本文对亚阈值振荡、离子/开关比、阈值电压和漏极势垒降低(DIBL)等短通道效应进行了研究。仿真数据表明,InGaAs器件具有更好的阈值电压和离子/开关比。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信