Body-bootstrapped-buffer circuit for CMOS static power reduction

L. Loy, Weija Zhang, Z. Kong, W. Goh, K. Yeo
{"title":"Body-bootstrapped-buffer circuit for CMOS static power reduction","authors":"L. Loy, Weija Zhang, Z. Kong, W. Goh, K. Yeo","doi":"10.1109/APCCAS.2008.4746154","DOIUrl":null,"url":null,"abstract":"In this paper, we present a new CMOS circuit design for increasing the threshold voltages (VT) of MOSFETS to reduce power consumption. Using a single voltage source VDD, the proposed circuit generates both the high positive and negative voltages, which are connected to the body nodes of MOSFETs to increase the reverse-bias voltage between the source and body in order to raise VT. Consequentially, static power consumption is reduced. The circuit is integrated into a 256-bit Ripple Carry Adder and a 32-bit Braun multiplier. Simulation results based on Chartered Semiconductor Manufacturing Private Limitedpsilas (CHRT) 0.25-mum, 0.18-mum and Berkeley Predictive Technology Modelpsilas (BPTM) 90-nm processes showed good trade-offs between power savings and delay.","PeriodicalId":344917,"journal":{"name":"APCCAS 2008 - 2008 IEEE Asia Pacific Conference on Circuits and Systems","volume":"7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"APCCAS 2008 - 2008 IEEE Asia Pacific Conference on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCCAS.2008.4746154","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

In this paper, we present a new CMOS circuit design for increasing the threshold voltages (VT) of MOSFETS to reduce power consumption. Using a single voltage source VDD, the proposed circuit generates both the high positive and negative voltages, which are connected to the body nodes of MOSFETs to increase the reverse-bias voltage between the source and body in order to raise VT. Consequentially, static power consumption is reduced. The circuit is integrated into a 256-bit Ripple Carry Adder and a 32-bit Braun multiplier. Simulation results based on Chartered Semiconductor Manufacturing Private Limitedpsilas (CHRT) 0.25-mum, 0.18-mum and Berkeley Predictive Technology Modelpsilas (BPTM) 90-nm processes showed good trade-offs between power savings and delay.
体自举缓冲电路的CMOS静态功率降低
本文提出了一种新的CMOS电路设计,通过提高mosfet的阈值电压(VT)来降低功耗。该电路采用单电压源VDD,产生高正负电压,连接到mosfet的体节点,以增加源与体之间的反向偏置电压,从而提高VT,从而降低静态功耗。该电路集成到一个256位纹波进位加法器和一个32位布朗乘法器中。基于Chartered Semiconductor Manufacturing Private limited (CHRT) 0.25-mum, 0.18-mum和Berkeley Predictive Technology modelsilas (BPTM) 90-nm工艺的仿真结果显示,在功耗节约和延迟之间取得了良好的平衡。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信