A 19–26 GHz balanced amplifier in 130 nm CMOS technology

Shan He, C. Saavedra
{"title":"A 19–26 GHz balanced amplifier in 130 nm CMOS technology","authors":"Shan He, C. Saavedra","doi":"10.1109/SARNOF.2011.5876446","DOIUrl":null,"url":null,"abstract":"The design of a fully integrated balanced amplifier implemented in a 130 nm CMOS technology is described in this paper. This balanced amplifier achieves a gain of 30 dB from 19 GHz to 26 GHz. To reduce the signal loss and the physical dimensions of the 90° coupler utilized in this balanced amplifier, a meandered broadside coupler with shield is designed. This on-chip 90° coupler occupies a compact area of 300 um × 120 um. An effective technique based on tuning the width of the transistors to achieve wideband operation is also proposed in this paper. The proposed balanced amplifier design achieves an IIP3 of −6.0 dBm and an input 1-dB gain compression point of −16.5 dBm. The OIP3 and the output 1-dB gain compression point are 24.0 dBm and 10.7 dBm, respectively.","PeriodicalId":339596,"journal":{"name":"34th IEEE Sarnoff Symposium","volume":"244 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-05-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"34th IEEE Sarnoff Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SARNOF.2011.5876446","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

The design of a fully integrated balanced amplifier implemented in a 130 nm CMOS technology is described in this paper. This balanced amplifier achieves a gain of 30 dB from 19 GHz to 26 GHz. To reduce the signal loss and the physical dimensions of the 90° coupler utilized in this balanced amplifier, a meandered broadside coupler with shield is designed. This on-chip 90° coupler occupies a compact area of 300 um × 120 um. An effective technique based on tuning the width of the transistors to achieve wideband operation is also proposed in this paper. The proposed balanced amplifier design achieves an IIP3 of −6.0 dBm and an input 1-dB gain compression point of −16.5 dBm. The OIP3 and the output 1-dB gain compression point are 24.0 dBm and 10.7 dBm, respectively.
一种采用130纳米CMOS技术的19-26 GHz平衡放大器
本文介绍了一种采用130纳米CMOS技术实现的全集成平衡放大器的设计。该平衡放大器在19 GHz至26 GHz范围内实现30 dB增益。为了减小该平衡放大器所用90°耦合器的信号损耗和物理尺寸,设计了一种带屏蔽的弯曲宽侧耦合器。该片上90°耦合器占用300 um × 120 um的紧凑面积。本文还提出了一种基于调谐晶体管宽度来实现宽带工作的有效方法。所提出的平衡放大器设计实现了−6.0 dBm的IIP3和−16.5 dBm的输入1db增益压缩点。OIP3和输出1-dB增益压缩点分别为24.0 dBm和10.7 dBm。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信