{"title":"Towards power efficient wireless NoC router for SOC","authors":"Dr. T. Ananth kumar, R. Rajesh","doi":"10.1109/CNT.2014.7062765","DOIUrl":null,"url":null,"abstract":"With the Continuous advancement of technology, enormous amount of heterogeneous devices can be integrated on a single chip in an efficient manner. It implies the need of high performance routers to communicate between the devices. For achieving high speed communication, the interconnection between the multiple cores should be an efficient one. In this paper, we expose a new architecture for an efficient low power wireless network on chip router which can be integrated within the System on Chip. The Interconnect fabric router architecture is designed through VHDL and simulated using Xilinx.","PeriodicalId":347883,"journal":{"name":"2014 International Conference on Communication and Network Technologies","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Conference on Communication and Network Technologies","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CNT.2014.7062765","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
Abstract
With the Continuous advancement of technology, enormous amount of heterogeneous devices can be integrated on a single chip in an efficient manner. It implies the need of high performance routers to communicate between the devices. For achieving high speed communication, the interconnection between the multiple cores should be an efficient one. In this paper, we expose a new architecture for an efficient low power wireless network on chip router which can be integrated within the System on Chip. The Interconnect fabric router architecture is designed through VHDL and simulated using Xilinx.