Quantifying the benefits of cycle time reduction in semiconductor wafer fabrication

K. Nemoto, E. Akçalı, R. Uzsoy
{"title":"Quantifying the benefits of cycle time reduction in semiconductor wafer fabrication","authors":"K. Nemoto, E. Akçalı, R. Uzsoy","doi":"10.1109/IEMT.1996.559705","DOIUrl":null,"url":null,"abstract":"In recent years, semiconductor manufacturing has become extremely complex due to device size reduction. Hence the manufacturing cycle time, also called turn around time (TAT), which is defined as the time required from wafer input through probing test, becomes longer year by year. This renders the delay between process defect occurrence and detection a significant problem. On the other hand, customer demands for faster delivery are increasing because their product life cycles are getting shorter. Therefore, TAT reduction is important for semiconductor manufacturers not only to satisfy customer requirements, but also to remain competitive in their market. This paper examines the financial benefits of TAT reduction using stochastic simulation.","PeriodicalId":177653,"journal":{"name":"Nineteenth IEEE/CPMT International Electronics Manufacturing Technology Symposium","volume":"5 4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1996-10-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"48","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Nineteenth IEEE/CPMT International Electronics Manufacturing Technology Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMT.1996.559705","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 48

Abstract

In recent years, semiconductor manufacturing has become extremely complex due to device size reduction. Hence the manufacturing cycle time, also called turn around time (TAT), which is defined as the time required from wafer input through probing test, becomes longer year by year. This renders the delay between process defect occurrence and detection a significant problem. On the other hand, customer demands for faster delivery are increasing because their product life cycles are getting shorter. Therefore, TAT reduction is important for semiconductor manufacturers not only to satisfy customer requirements, but also to remain competitive in their market. This paper examines the financial benefits of TAT reduction using stochastic simulation.
量化半导体晶圆制造周期缩短的效益
近年来,由于器件尺寸的缩小,半导体制造变得极其复杂。因此,制造周期时间,也称为周转时间(TAT),定义为从晶圆输入到探测测试所需的时间,逐年变长。这使得过程缺陷发生和检测之间的延迟成为一个重要的问题。另一方面,客户对更快交付的需求也在增加,因为他们的产品生命周期越来越短。因此,降低TAT对于半导体制造商来说不仅是为了满足客户的要求,而且也是为了在市场上保持竞争力。本文用随机模拟的方法检验了TAT减少的经济效益。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信