A multi-GHz 130ppm accuracy FLL for duty-cycled systems

X. Wang, B. Busze, J. Romme, R. Vinella, C. Zhou, K. Philips, H. de Groot
{"title":"A multi-GHz 130ppm accuracy FLL for duty-cycled systems","authors":"X. Wang, B. Busze, J. Romme, R. Vinella, C. Zhou, K. Philips, H. de Groot","doi":"10.1109/RFIC.2011.5946283","DOIUrl":null,"url":null,"abstract":"A frequency-locked-loop optimized for output frequency accuracy and locking time is implemented in a 90nm CMOS technology. The output frequency ranges from 7–9.8GHz with a reference frequency at 130MHz. The accuracy of the output frequency is 130ppm, achieved by minimizing and dithering the fine tuning bits of the oscillator. The estimated locking-time is below 50 reference clock cycles, thanks to the frequency locking nature. A binary frequency detector is adopted, lending the FLL naturally to a digital implementation, therefore avoiding the control voltage leakage issue. The measured phase noise @1MHz is −67dBc/Hz. The implementation offers itself a suitable solution for duty-cycled system.","PeriodicalId":448165,"journal":{"name":"2011 IEEE Radio Frequency Integrated Circuits Symposium","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-06-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE Radio Frequency Integrated Circuits Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIC.2011.5946283","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

A frequency-locked-loop optimized for output frequency accuracy and locking time is implemented in a 90nm CMOS technology. The output frequency ranges from 7–9.8GHz with a reference frequency at 130MHz. The accuracy of the output frequency is 130ppm, achieved by minimizing and dithering the fine tuning bits of the oscillator. The estimated locking-time is below 50 reference clock cycles, thanks to the frequency locking nature. A binary frequency detector is adopted, lending the FLL naturally to a digital implementation, therefore avoiding the control voltage leakage issue. The measured phase noise @1MHz is −67dBc/Hz. The implementation offers itself a suitable solution for duty-cycled system.
用于占空比系统的多ghz 130ppm精度FLL
在90纳米CMOS技术中实现了一个针对输出频率精度和锁定时间进行优化的锁频环。输出频率范围为7-9.8GHz,参考频率为130MHz。输出频率的精度为130ppm,通过最小化和抖动振荡器的微调位来实现。由于频率锁定特性,估计锁定时间低于50个参考时钟周期。采用二进制频率检测器,使FLL自然地实现数字化,从而避免了控制电压泄漏问题。1mhz时的相位噪声测量值为- 67dBc/Hz。该实现为duty-cycle系统提供了一种合适的解决方案。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信