Quadrature Error Compensation for Jitter Reduction in High Speed Clock and Data Recovery Circuits

K. Desai, V. Krishna
{"title":"Quadrature Error Compensation for Jitter Reduction in High Speed Clock and Data Recovery Circuits","authors":"K. Desai, V. Krishna","doi":"10.1109/VLSID.2011.30","DOIUrl":null,"url":null,"abstract":"For optimal operation, the Clock and Data Recovery (CDR) circuit requires perfect quadrature between In-phase and Quadrature phase clocks. These clocks are used to sample the Data and the Edge information so as to enable the CDR to align the Receiver clock to the centre of Data eye. Any error in quadrature between the two clocks results in higher CDR jitter. Quadrature error mainly comes from the clock-path mismatch and also from mismatch between the In-phase and Quadrature-phase interpolators. A novel Quadrature Error Compensation (Calibration) mechanism to overcome the quadrature error is implemented and discussed in this paper. An improvement of 30% in the CDR jitter was obtained with the proposed mechanism for a 5 Gbps (PCIe Gen2) link implemented in a 45nm process.","PeriodicalId":371062,"journal":{"name":"2011 24th Internatioal Conference on VLSI Design","volume":"56 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-01-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 24th Internatioal Conference on VLSI Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSID.2011.30","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

For optimal operation, the Clock and Data Recovery (CDR) circuit requires perfect quadrature between In-phase and Quadrature phase clocks. These clocks are used to sample the Data and the Edge information so as to enable the CDR to align the Receiver clock to the centre of Data eye. Any error in quadrature between the two clocks results in higher CDR jitter. Quadrature error mainly comes from the clock-path mismatch and also from mismatch between the In-phase and Quadrature-phase interpolators. A novel Quadrature Error Compensation (Calibration) mechanism to overcome the quadrature error is implemented and discussed in this paper. An improvement of 30% in the CDR jitter was obtained with the proposed mechanism for a 5 Gbps (PCIe Gen2) link implemented in a 45nm process.
高速时钟和数据恢复电路中减少抖动的正交误差补偿
为了实现最佳的工作,时钟和数据恢复(CDR)电路需要在同相时钟和正交相位时钟之间实现完美的正交。这些时钟用于采样数据和边缘信息,以便使CDR将接收器时钟对准数据眼的中心。两个时钟之间的正交误差会导致更高的CDR抖动。正交误差主要来自时钟路径不匹配以及同相插补器和正交插补器之间的不匹配。本文实现并讨论了一种克服正交误差的新型正交误差补偿机制。采用在45nm工艺中实现的5gbps (PCIe Gen2)链路的拟议机制,CDR抖动改善了30%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信