Reliability aware self-healing FFT system employing partial reconfiguration for reduced power consumption

D. Jose, P. Kumar, S. Ramkumar
{"title":"Reliability aware self-healing FFT system employing partial reconfiguration for reduced power consumption","authors":"D. Jose, P. Kumar, S. Ramkumar","doi":"10.1109/TECHSYM.2014.6807909","DOIUrl":null,"url":null,"abstract":"The very high levels of integration and submicron device sizes used in emerging VLSI systems and FPGAs lead to frequent occurrences of defects and operational faults. Thus, the need for fault tolerance and reliability of deployed systems becomes increasingly prominent. This paper discusses fault tolerance and reliability observed in the design of a parallel self-healing VLSI system, based on partial dynamic reconfiguration (PDR) and built-in-self-test (BIST) for delay/stuck-at faults. PDR is employed to keep the system on line while under repair, for reduced power consumption and also to reduce repair time. Results prove that, a self-healing FFT prototype system implemented on Virtex6 FPGA can tolerate stressful sequences of injected delay and permanent faults with nominal impact on the system performance (hardware overhead and delay). The review of research proves that the proposed system is ideal for VLSI implementations of low power application fault tolerant systems.","PeriodicalId":265072,"journal":{"name":"Proceedings of the 2014 IEEE Students' Technology Symposium","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2014-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 2014 IEEE Students' Technology Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TECHSYM.2014.6807909","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

The very high levels of integration and submicron device sizes used in emerging VLSI systems and FPGAs lead to frequent occurrences of defects and operational faults. Thus, the need for fault tolerance and reliability of deployed systems becomes increasingly prominent. This paper discusses fault tolerance and reliability observed in the design of a parallel self-healing VLSI system, based on partial dynamic reconfiguration (PDR) and built-in-self-test (BIST) for delay/stuck-at faults. PDR is employed to keep the system on line while under repair, for reduced power consumption and also to reduce repair time. Results prove that, a self-healing FFT prototype system implemented on Virtex6 FPGA can tolerate stressful sequences of injected delay and permanent faults with nominal impact on the system performance (hardware overhead and delay). The review of research proves that the proposed system is ideal for VLSI implementations of low power application fault tolerant systems.
可靠性感知自修复FFT系统采用部分重构降低功耗
在新兴的VLSI系统和fpga中使用的非常高的集成水平和亚微米器件尺寸导致经常发生缺陷和操作故障。因此,对已部署系统的容错性和可靠性的需求变得越来越突出。本文讨论了基于局部动态重构(PDR)和延迟/卡滞故障内置自检(BIST)的并行自修复VLSI系统设计中的容错性和可靠性。PDR用于在维修时保持系统在线,以降低功耗并缩短维修时间。结果证明,在Virtex6 FPGA上实现的自修复FFT原型系统可以承受注入延迟和永久故障的压力序列,对系统性能(硬件开销和延迟)的影响很小。研究表明,该系统是实现低功耗应用容错系统的理想方案。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信