Hardware Aspects of Iterative Receivers for V2X Applications

Thodoris Spanos, Vassilis Paliouras
{"title":"Hardware Aspects of Iterative Receivers for V2X Applications","authors":"Thodoris Spanos, Vassilis Paliouras","doi":"10.1109/mocast54814.2022.9837705","DOIUrl":null,"url":null,"abstract":"In this paper we propose an iterative receiver architecture. The proposed architecture estimates the channel using a weighted function which combines both the coefficients estimated by the known pilot sequence and the decoded bit stream. This approach grants a performance boost of 1.5–2 dB in low bit error rates with the trade-off of more hardware resources utilized. A second, more complex architecture has been evaluated, but discarded as it does not produce any noticeable benefit.","PeriodicalId":122414,"journal":{"name":"2022 11th International Conference on Modern Circuits and Systems Technologies (MOCAST)","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-06-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 11th International Conference on Modern Circuits and Systems Technologies (MOCAST)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/mocast54814.2022.9837705","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this paper we propose an iterative receiver architecture. The proposed architecture estimates the channel using a weighted function which combines both the coefficients estimated by the known pilot sequence and the decoded bit stream. This approach grants a performance boost of 1.5–2 dB in low bit error rates with the trade-off of more hardware resources utilized. A second, more complex architecture has been evaluated, but discarded as it does not produce any noticeable benefit.
V2X应用中迭代接收机的硬件方面
本文提出了一种迭代式接收机结构。该架构使用加权函数来估计信道,该加权函数结合了已知导频序列和解码比特流估计的系数。这种方法在低误码率的情况下可以获得1.5-2 dB的性能提升,同时需要使用更多的硬件资源。第二种更复杂的体系结构已经被评估过了,但是因为它没有产生任何明显的好处而被抛弃了。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信