Effects of dummy patterns and substrate on spiral inductors for sub-micron RF ICs

Jae-Hong Chang, Yong-Sik Youn, Hyun-Kyu Yu, C. Kim
{"title":"Effects of dummy patterns and substrate on spiral inductors for sub-micron RF ICs","authors":"Jae-Hong Chang, Yong-Sik Youn, Hyun-Kyu Yu, C. Kim","doi":"10.1109/rfic.2002.1012081","DOIUrl":null,"url":null,"abstract":"In today's sub-micron CMOS technologies, dummy patterns are necessary to obtain the desired metal density for uniform etching. This paper shows the effect of the dummy patterns on the quality factor of the inductor. The effects of the polysilicon ground shield and p-doped substrate on inductor performance have also been investigated. As the distance of between dummy and inductor is increased, the quality factor is less influenced by eddy current loss due to the dummy. Also we can achieve Q = 13 at 3 GHz and L = 6.05 nH using a patterned ground shield with slotted polysilicon layers in a commercial standard 0.18 /spl mu/m CMOS technology.","PeriodicalId":299621,"journal":{"name":"2002 IEEE Radio Frequency Integrated Circuits (RFIC) Symposium. Digest of Papers (Cat. No.02CH37280)","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2002 IEEE Radio Frequency Integrated Circuits (RFIC) Symposium. Digest of Papers (Cat. No.02CH37280)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/rfic.2002.1012081","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In today's sub-micron CMOS technologies, dummy patterns are necessary to obtain the desired metal density for uniform etching. This paper shows the effect of the dummy patterns on the quality factor of the inductor. The effects of the polysilicon ground shield and p-doped substrate on inductor performance have also been investigated. As the distance of between dummy and inductor is increased, the quality factor is less influenced by eddy current loss due to the dummy. Also we can achieve Q = 13 at 3 GHz and L = 6.05 nH using a patterned ground shield with slotted polysilicon layers in a commercial standard 0.18 /spl mu/m CMOS technology.
虚拟模式和衬底对亚微米射频集成电路螺旋电感的影响
在今天的亚微米CMOS技术中,虚拟模式是获得均匀蚀刻所需的金属密度所必需的。本文研究了虚模对电感质量因数的影响。研究了多晶硅接地屏蔽层和掺磷衬底对电感性能的影响。随着假人与电感之间距离的增加,因假人产生的涡流损耗对质量因数的影响较小。此外,我们还可以在3 GHz和L = 6.05 nH下实现Q = 13,使用商业标准0.18 /spl mu/m CMOS技术中的带槽多晶硅层的图案接地屏蔽。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信