A 1–21 GHz, 3-bit CMOS true time delay chain with 274 ps delay for ultra-broadband phased array antennas

Feng Hu, K. Mouthaan
{"title":"A 1–21 GHz, 3-bit CMOS true time delay chain with 274 ps delay for ultra-broadband phased array antennas","authors":"Feng Hu, K. Mouthaan","doi":"10.1109/EUMC.2015.7346021","DOIUrl":null,"url":null,"abstract":"A CMOS true time delay (TTD) chain operating from 1 GHz to 21 GHz is presented for ultra-broadband phased array systems. An eight-stage trombone configuration is employed to provide 3-bit tuning capability. The second order all pass network (APN) is used to construct the gate line and drain line. The adoption of the APN increases the achievable delay while maintaining a compact size. The larger shunt capacitance in the APN also helps to alleviate the design constraints for the switching amplifiers in the trombone topology. The all-pass characteristic of the APN further improves the matching performance of the trombone lines and hence extends the operating bandwidth. The circuit is implemented in a standard 0.13 μm CMOS process. The measured input and output return loss is better than 12 dB across 1-21 GHz and the maximum delay is 274 ps with 3-bit resolution. The measured input referred P1dB is better than -2.5 dBm.","PeriodicalId":376019,"journal":{"name":"2015 European Radar Conference (EuRAD)","volume":"37 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 European Radar Conference (EuRAD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EUMC.2015.7346021","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13

Abstract

A CMOS true time delay (TTD) chain operating from 1 GHz to 21 GHz is presented for ultra-broadband phased array systems. An eight-stage trombone configuration is employed to provide 3-bit tuning capability. The second order all pass network (APN) is used to construct the gate line and drain line. The adoption of the APN increases the achievable delay while maintaining a compact size. The larger shunt capacitance in the APN also helps to alleviate the design constraints for the switching amplifiers in the trombone topology. The all-pass characteristic of the APN further improves the matching performance of the trombone lines and hence extends the operating bandwidth. The circuit is implemented in a standard 0.13 μm CMOS process. The measured input and output return loss is better than 12 dB across 1-21 GHz and the maximum delay is 274 ps with 3-bit resolution. The measured input referred P1dB is better than -2.5 dBm.
用于超宽带相控阵天线的1-21 GHz、3位CMOS真延时链,延时274 ps
提出了一种用于超宽带相控阵系统的工作频率为1ghz ~ 21ghz的CMOS真时延链。采用8级长号配置来提供3位调弦能力。采用二阶全通网络(APN)构造闸线和漏线。APN的采用增加了可实现的延迟,同时保持了紧凑的尺寸。APN中较大的并联电容也有助于减轻长号拓扑中开关放大器的设计限制。APN的全通特性进一步提高了长号线的匹配性能,从而延长了工作带宽。该电路采用标准的0.13 μm CMOS工艺。测量的输入和输出回波损耗在1-21 GHz范围内优于12 dB,最大延迟为274 ps,分辨率为3位。实测输入参考P1dB优于-2.5 dBm。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信