New PLL architecture based on sample and hold phase detector without neither filter nor Inverse Sine circuit

B. Gassara, N. Masmoudi
{"title":"New PLL architecture based on sample and hold phase detector without neither filter nor Inverse Sine circuit","authors":"B. Gassara, N. Masmoudi","doi":"10.1109/SSD.2016.7473765","DOIUrl":null,"url":null,"abstract":"This paper describe a new design approach of PLL architecture based on Sample and Hold Phase Detector (SHPD PLL). This architecture is a simplification and amelioration of the Inverse Sine Phase Detector (ISPD) PLL [1] [4]. The main difference between the two architectures, that we removed the Inverse Sine function in ISPD model, and replace it by an automatic gain control, which gives PLL more adaptation, stability, wide frequency range and fast response ability. Compared to ISPD PLL, the proposed SHPD PLL is 14 times, faster, more stable and 1.7 times frequency range wider than the, ISPD PLL.","PeriodicalId":149580,"journal":{"name":"2016 13th International Multi-Conference on Systems, Signals & Devices (SSD)","volume":"141 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-03-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 13th International Multi-Conference on Systems, Signals & Devices (SSD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SSD.2016.7473765","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper describe a new design approach of PLL architecture based on Sample and Hold Phase Detector (SHPD PLL). This architecture is a simplification and amelioration of the Inverse Sine Phase Detector (ISPD) PLL [1] [4]. The main difference between the two architectures, that we removed the Inverse Sine function in ISPD model, and replace it by an automatic gain control, which gives PLL more adaptation, stability, wide frequency range and fast response ability. Compared to ISPD PLL, the proposed SHPD PLL is 14 times, faster, more stable and 1.7 times frequency range wider than the, ISPD PLL.
基于采样和保持相位检测器的新型锁相环结构,既没有滤波器,也没有反正弦电路
提出了一种基于采样保持鉴相器(SHPD PLL)的锁相环结构设计新方法。该架构是对反正弦鉴相器(ISPD)锁相环的简化和改进[1][4]。两种结构的主要区别在于我们去掉了ISPD模型中的反正弦函数,代之以自动增益控制,使锁相环具有更好的适应性、稳定性、宽频率范围和快速响应能力。与ISPD PLL相比,所提出的SHPD PLL速度快14倍,稳定性好,频率范围宽1.7倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信