S. Fairooz, P. Thanapal, P. Ganesan, M. S. Prakash Balaji, V. Elamaran
{"title":"Revisiting the Utility of Transmission Gate and Passtransistor Logic Styles in CMOS VLSI Design","authors":"S. Fairooz, P. Thanapal, P. Ganesan, M. S. Prakash Balaji, V. Elamaran","doi":"10.1109/ICSPC51351.2021.9451645","DOIUrl":null,"url":null,"abstract":"Modern microelectronic circuits are progressing from nanoseconds per instruction to picoseconds per instruction. The miniaturization of transistors, interconnects, and power supplies in integrated circuits have sparked this revolution. Because feature sizes are constantly shrinking, manufacturing process tools have less confidence in controlling design specifications (parameters). To minimize the number of transistors in a particular logic gate, the passtransitor logic can be used at the cost of weak logic output voltages. Transmission gate (TG) logic overcomes the weakness of the passtransistor logic at the expense of an extra transistor for each transmission gate. This study explores the implementation of a two-input OR gate (transmission gate logic), a two-input AND gate (passtransistor logic), and a two-input XOR gate (both) with the simulation results of area, power, and delay metrics.","PeriodicalId":182885,"journal":{"name":"2021 3rd International Conference on Signal Processing and Communication (ICPSC)","volume":"20 2","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-05-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 3rd International Conference on Signal Processing and Communication (ICPSC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSPC51351.2021.9451645","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
Modern microelectronic circuits are progressing from nanoseconds per instruction to picoseconds per instruction. The miniaturization of transistors, interconnects, and power supplies in integrated circuits have sparked this revolution. Because feature sizes are constantly shrinking, manufacturing process tools have less confidence in controlling design specifications (parameters). To minimize the number of transistors in a particular logic gate, the passtransitor logic can be used at the cost of weak logic output voltages. Transmission gate (TG) logic overcomes the weakness of the passtransistor logic at the expense of an extra transistor for each transmission gate. This study explores the implementation of a two-input OR gate (transmission gate logic), a two-input AND gate (passtransistor logic), and a two-input XOR gate (both) with the simulation results of area, power, and delay metrics.