Design of radix 4 divider circuit using SRT algorithm

Lohita S. Niwal, S. Hajare
{"title":"Design of radix 4 divider circuit using SRT algorithm","authors":"Lohita S. Niwal, S. Hajare","doi":"10.1109/ICCSP.2015.7322674","DOIUrl":null,"url":null,"abstract":"The arithmetic operations are widely used in calculators and digital system. High speed methods of calculating are currently being requested, hence the design of fast divider is an important issues in high speed computing. In this paper we present fast radix-4 SRT division architecture with the digit-recurrent approach in which the quotient is obtained one digit per iteration. In this we estimating quotient digit instead of finding the exact one. The speculated quotient digit is used to calculate two possible partial remainders, in parallel with updating the new partial remainder for the next step whiles the quotient digit is being corrected. The two step processes does not affect the division speed, the approach has fast speed performance due to significant reduction in table size and by using higher radix, proposed divider takes power of 32.92μw with delay of 1.18 ns with 0.18μm CMOS technology.","PeriodicalId":174192,"journal":{"name":"2015 International Conference on Communications and Signal Processing (ICCSP)","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-04-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Communications and Signal Processing (ICCSP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCSP.2015.7322674","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

Abstract

The arithmetic operations are widely used in calculators and digital system. High speed methods of calculating are currently being requested, hence the design of fast divider is an important issues in high speed computing. In this paper we present fast radix-4 SRT division architecture with the digit-recurrent approach in which the quotient is obtained one digit per iteration. In this we estimating quotient digit instead of finding the exact one. The speculated quotient digit is used to calculate two possible partial remainders, in parallel with updating the new partial remainder for the next step whiles the quotient digit is being corrected. The two step processes does not affect the division speed, the approach has fast speed performance due to significant reduction in table size and by using higher radix, proposed divider takes power of 32.92μw with delay of 1.18 ns with 0.18μm CMOS technology.
基于SRT算法的基数4分频电路设计
算术运算在计算器和数字系统中有着广泛的应用。目前对高速计算方法的要求越来越高,因此快速除法器的设计是高速计算中的一个重要问题。本文提出了一种基于数字循环方法的快速基数-4 SRT除法体系结构,其中每次迭代获得一位数的商。在这种情况下,我们估计商位数,而不是找到确切的商位数。推测的商的数字被用来计算两个可能的部分余数,同时更新新的部分余数为下一步,而商的数字正在被修正。这两步处理不影响除法速度,由于表尺寸显著减小,该方法具有快速性能,并且采用0.18μm CMOS技术,采用更高的基数,所提出的除法器功耗为32.92μw,延迟为1.18 ns。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信