A Multi-Standard Low Power 1.5-3.125 Gb/s Serial Transceiver in 90nm CMOS

David A. Yokoyama-Martin, K. Krishna, J. Stonick, Aaron Caffee, E. K. Gamble, Chris Jones, J. Mcneal, J. Parker, Ross Segelken, J. Sonntag, K. Umino, J. Upton, D. Weinlader, Skye Wolfer
{"title":"A Multi-Standard Low Power 1.5-3.125 Gb/s Serial Transceiver in 90nm CMOS","authors":"David A. Yokoyama-Martin, K. Krishna, J. Stonick, Aaron Caffee, E. K. Gamble, Chris Jones, J. Mcneal, J. Parker, Ross Segelken, J. Sonntag, K. Umino, J. Upton, D. Weinlader, Skye Wolfer","doi":"10.1109/CICC.2006.320970","DOIUrl":null,"url":null,"abstract":"A low power, small area transceiver PHY that supports PCIetrade, SATA II, and XAUI was fabricated in TSMC's 90nm dual gate CMOS. Each lane occupies an area of 400mum times 430mum. Operation also requires a clock module of 400mum times 430mum. A 4-lane, wirebond testchip consumes 195mW of power at 3.125Gb/s. The paper focuses on the analog sections of the transmit and receive blocks","PeriodicalId":269854,"journal":{"name":"IEEE Custom Integrated Circuits Conference 2006","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Custom Integrated Circuits Conference 2006","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC.2006.320970","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

A low power, small area transceiver PHY that supports PCIetrade, SATA II, and XAUI was fabricated in TSMC's 90nm dual gate CMOS. Each lane occupies an area of 400mum times 430mum. Operation also requires a clock module of 400mum times 430mum. A 4-lane, wirebond testchip consumes 195mW of power at 3.125Gb/s. The paper focuses on the analog sections of the transmit and receive blocks
90nm CMOS多标准低功耗1.5-3.125 Gb/s串行收发器
采用台积电的90纳米双栅CMOS制造了一款支持pcie、SATA II和XAUI的低功耗、小面积收发器PHY。每条通道的面积为400mm × 430mm。操作还需要400mum乘以430mum的时钟模块。一个4通道线键测试芯片以3.125Gb/s的速度消耗195mW的功率。本文重点研究了发射和接收模块的模拟部分
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信