Multiple-valued mask-programmable logic array using one-transistor universal-literal circuits

T. Hanyu, M. Kameyama, Katsuhiko Shimabukuro, Chotei Zukeran
{"title":"Multiple-valued mask-programmable logic array using one-transistor universal-literal circuits","authors":"T. Hanyu, M. Kameyama, Katsuhiko Shimabukuro, Chotei Zukeran","doi":"10.1109/ISMVL.2001.924568","DOIUrl":null,"url":null,"abstract":"This paper presents a compact multiple-valued mask-programmable logic array (MPLA) based on a MIN/TSUM (MINimum/Truncated-SUM) two-level synthesis. A universal literal in the MIN plane is decomposed into a threshold literal and a logic-value conversion (LVC) that is shared in the same column of the MIN plane. Since a threshold literal can be designed by using a single floating-gate MOS transistor, a compact MIN plane can be implemented in the proposed MPLA. Any arbitrary universal-literal circuits can be realized by programming the threshold voltage of the corresponding floating-gate MOS transistor and selecting an appropriate LVC as an input variable. The performance of the proposed MPLA is evaluated under a 0.8 /spl mu/m CMOS design. It is demonstrated that its performance is superior to that of conventional PLA's.","PeriodicalId":297353,"journal":{"name":"Proceedings 31st IEEE International Symposium on Multiple-Valued Logic","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-05-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings 31st IEEE International Symposium on Multiple-Valued Logic","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISMVL.2001.924568","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

This paper presents a compact multiple-valued mask-programmable logic array (MPLA) based on a MIN/TSUM (MINimum/Truncated-SUM) two-level synthesis. A universal literal in the MIN plane is decomposed into a threshold literal and a logic-value conversion (LVC) that is shared in the same column of the MIN plane. Since a threshold literal can be designed by using a single floating-gate MOS transistor, a compact MIN plane can be implemented in the proposed MPLA. Any arbitrary universal-literal circuits can be realized by programming the threshold voltage of the corresponding floating-gate MOS transistor and selecting an appropriate LVC as an input variable. The performance of the proposed MPLA is evaluated under a 0.8 /spl mu/m CMOS design. It is demonstrated that its performance is superior to that of conventional PLA's.
使用单晶体管通用文字电路的多值掩模可编程逻辑阵列
提出了一种基于MIN/TSUM (MINimum/ truncatated - sum)两级综合的紧凑多值掩模可编程逻辑阵列(MPLA)。MIN平面中的通用文字被分解为阈值文字和逻辑值转换(LVC),它们在MIN平面的同一列中共享。由于阈值可以通过使用单个浮栅MOS晶体管来设计,因此可以在所提出的MPLA中实现紧凑的MIN平面。通过对相应浮栅MOS晶体管的阈值电压进行编程,选择合适的LVC作为输入变量,可以实现任意的通用文字电路。在0.8 /spl mu/m CMOS设计下对所提出的MPLA的性能进行了评估。结果表明,其性能优于常规PLA。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信