A low power analog channel decoder for Ultra Portable Devices in 65 nm technology

Reza Meraji, John B. Anderson, H. Sjoland, V. Owall
{"title":"A low power analog channel decoder for Ultra Portable Devices in 65 nm technology","authors":"Reza Meraji, John B. Anderson, H. Sjoland, V. Owall","doi":"10.1109/NORCHIP.2010.5669443","DOIUrl":null,"url":null,"abstract":"This paper presents the architecture and the corresponding simulation results for a digitally interfaced ultra-low power extended Hamming decoder implemented in analog integrated circuitry. ST's 65nm low power CMOS design library was used to simulate the complete decoder including a serial input digital interface, an analog decoding core and a serial output digital interface. The simulated bit error rate (BER) performance of the decoder is presented and compared to the ideal performance of the Hamming code. Transistor-level simulation results show that an ultra low power, high throughput Hamming decoder up to 2.5 Mb/s can be implemented using analog circuitry working in sub-threshold (sub-VT ) region with a total power consumption below 40 µW. The decoder consumes less than 16 µW when a lower throughput of 250 kb/s is desired.","PeriodicalId":292342,"journal":{"name":"NORCHIP 2010","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-12-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"NORCHIP 2010","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NORCHIP.2010.5669443","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper presents the architecture and the corresponding simulation results for a digitally interfaced ultra-low power extended Hamming decoder implemented in analog integrated circuitry. ST's 65nm low power CMOS design library was used to simulate the complete decoder including a serial input digital interface, an analog decoding core and a serial output digital interface. The simulated bit error rate (BER) performance of the decoder is presented and compared to the ideal performance of the Hamming code. Transistor-level simulation results show that an ultra low power, high throughput Hamming decoder up to 2.5 Mb/s can be implemented using analog circuitry working in sub-threshold (sub-VT ) region with a total power consumption below 40 µW. The decoder consumes less than 16 µW when a lower throughput of 250 kb/s is desired.
一种适用于超便携设备的低功耗模拟信道解码器,采用65nm技术
本文介绍了一种采用模拟集成电路实现的数字接口超低功耗扩展汉明解码器的结构和仿真结果。采用意法半导体的65nm低功耗CMOS设计库对包括串行输入数字接口、模拟解码核心和串行输出数字接口在内的完整解码器进行仿真。给出了解码器的模拟误码率(BER)性能,并与汉明码的理想性能进行了比较。晶体管级仿真结果表明,利用工作在亚阈值(亚vt)区域的模拟电路,总功耗低于40 μ W,可以实现高达2.5 Mb/s的超低功耗、高吞吐量汉明解码器。当需要250 kb/s的吞吐量时,解码器的功耗小于16µW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信