A 0.8-V 48μW 82dB SNDR 10-kHz bandwidth ΣΔ modulator

W. Lang, Peiyuan Wan, Pingfen Lin
{"title":"A 0.8-V 48μW 82dB SNDR 10-kHz bandwidth ΣΔ modulator","authors":"W. Lang, Peiyuan Wan, Pingfen Lin","doi":"10.1109/RFIT.2012.6401623","DOIUrl":null,"url":null,"abstract":"This paper presents a low-power chopper stabilized discrete-time 2nd-order feed-forward ΣΔ modulator with a 4-bit asynchronous successive approximation register (SAR) quantizer. The weighted sum of integrated and feed-forward signals is merged with the sampling phase of the SAR quantizer to minimize the distortion sources and associated hardware overhead. The 1st integrator uses a partially switched operational amplifier biased in weak inversion to reduce power consumption. The 4-bit SAR quantizer further employs an asynchronous control scheme to reduce the loop delay and power consumption. A 0.13-μm CMOS experimental prototype achieves 84dB dynamic range, 84dB peak SNR, and 82dB peak SNDR over an input bandwidth of 10-kHz. The total power consumption of the modulator is 48μW from a 0.8-V supply at an 800-kHz sampling rate.","PeriodicalId":187550,"journal":{"name":"2012 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT)","volume":"412 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIT.2012.6401623","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper presents a low-power chopper stabilized discrete-time 2nd-order feed-forward ΣΔ modulator with a 4-bit asynchronous successive approximation register (SAR) quantizer. The weighted sum of integrated and feed-forward signals is merged with the sampling phase of the SAR quantizer to minimize the distortion sources and associated hardware overhead. The 1st integrator uses a partially switched operational amplifier biased in weak inversion to reduce power consumption. The 4-bit SAR quantizer further employs an asynchronous control scheme to reduce the loop delay and power consumption. A 0.13-μm CMOS experimental prototype achieves 84dB dynamic range, 84dB peak SNR, and 82dB peak SNDR over an input bandwidth of 10-kHz. The total power consumption of the modulator is 48μW from a 0.8-V supply at an 800-kHz sampling rate.
一个0.8 v 48μW 82dB SNDR 10khz带宽ΣΔ调制器
本文提出了一种具有4位异步逐次逼近寄存器(SAR)量化器的低功率斩波稳定离散二阶前馈ΣΔ调制器。综合和前馈信号的加权和与SAR量化器的采样相位合并,以最小化失真源和相关的硬件开销。第一积分器采用偏置弱反转的部分开关运算放大器来降低功耗。4位SAR量化器进一步采用异步控制方案,以减少环路延迟和功耗。0.13 μm CMOS实验样机在10khz输入带宽下实现了84dB动态范围、84dB峰值信噪比和82dB峰值信噪比。该调制器在0.8 v电源、800 khz采样率下的总功耗为48μW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信