Board level flat and vertical drop impact reliability for wafer level chip scale package

R. Qian, Y. Liu, Jihwan Kim, S. Martin
{"title":"Board level flat and vertical drop impact reliability for wafer level chip scale package","authors":"R. Qian, Y. Liu, Jihwan Kim, S. Martin","doi":"10.1109/ESIME.2011.5765804","DOIUrl":null,"url":null,"abstract":"In this paper, a comprehensive modeling is carried out to investigate the dynamic behaviors of WL-CSP subjected to both flat and vertical drop impacts. The non-linear dynamic properties include solder, Cu pad and the metal stacking under the UBM. Both of the JEDEC standard flat drop test and the vertical drop test modeling for different solder bump height are studied. The results showed that, in the JEDEC standard flat drop test, Stress of the corner balls at each WL-CSP is much higher than the balls in other locations on the same components. The results showed the vertical drop stress is lower than the flat drop stress. The result of JEDEC standard flat drop test modeling showed that the higher solder joint of the WL-CSP can result in lower plastic impact energy but higher tensile (first principal) stress S1 at solder joint.","PeriodicalId":115489,"journal":{"name":"2011 12th Intl. Conf. on Thermal, Mechanical & Multi-Physics Simulation and Experiments in Microelectronics and Microsystems","volume":"98 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-04-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 12th Intl. Conf. on Thermal, Mechanical & Multi-Physics Simulation and Experiments in Microelectronics and Microsystems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESIME.2011.5765804","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

In this paper, a comprehensive modeling is carried out to investigate the dynamic behaviors of WL-CSP subjected to both flat and vertical drop impacts. The non-linear dynamic properties include solder, Cu pad and the metal stacking under the UBM. Both of the JEDEC standard flat drop test and the vertical drop test modeling for different solder bump height are studied. The results showed that, in the JEDEC standard flat drop test, Stress of the corner balls at each WL-CSP is much higher than the balls in other locations on the same components. The results showed the vertical drop stress is lower than the flat drop stress. The result of JEDEC standard flat drop test modeling showed that the higher solder joint of the WL-CSP can result in lower plastic impact energy but higher tensile (first principal) stress S1 at solder joint.
板级平面和垂直跌落影响晶圆级芯片规模封装的可靠性
本文对WL-CSP在平面和垂直跌落冲击下的动力学行为进行了综合建模研究。非线性动态特性包括钎料、铜垫和金属在UBM下的堆积。研究了JEDEC标准跌落试验和不同凸点高度下的垂直跌落试验模型。结果表明,在JEDEC标准平落试验中,各WL-CSP角球的应力均远高于同一构件上其他位置的角球。结果表明,垂直跌落应力小于平面跌落应力。JEDEC标准跌落试验模型结果表明,焊点质量分数越高,焊点的塑性冲击能越低,但焊点处的拉伸(第一主)应力S1越高。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信