The Study of Bit Line to Storage Node Contact Leakage in Advanced DRAM

Yexiao Yu, Zhongming Liu, Jingsi Cui, Zhong Kong, GuoBao Xiong, Hong Ma
{"title":"The Study of Bit Line to Storage Node Contact Leakage in Advanced DRAM","authors":"Yexiao Yu, Zhongming Liu, Jingsi Cui, Zhong Kong, GuoBao Xiong, Hong Ma","doi":"10.1109/icet55676.2022.9825242","DOIUrl":null,"url":null,"abstract":"Retention time is a critical characteristic in Dynamic Random Memory (DRAM). In order to improve DRAM retention time, leakage must be reduced. In manufacturing, the bit line (BL) to storage Node Contact (NC) leakage is one of a key charge leak path. In this paper, BL and NC structure in an advanced 1y DRAM process were modeled and analyzed using the virtual fabrication platform. The BL overlay shifts and NC critical dimension (CD) enlarge effects on BL-NC leakage performance has been studied with direct tunneling simulation. Our analysis confirmed that the BL-NC leakage worse induced by BL footing and NC bottom damage and proper specification can be suggested to avoid such issue.","PeriodicalId":166358,"journal":{"name":"2022 IEEE 5th International Conference on Electronics Technology (ICET)","volume":"10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-05-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE 5th International Conference on Electronics Technology (ICET)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/icet55676.2022.9825242","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

Retention time is a critical characteristic in Dynamic Random Memory (DRAM). In order to improve DRAM retention time, leakage must be reduced. In manufacturing, the bit line (BL) to storage Node Contact (NC) leakage is one of a key charge leak path. In this paper, BL and NC structure in an advanced 1y DRAM process were modeled and analyzed using the virtual fabrication platform. The BL overlay shifts and NC critical dimension (CD) enlarge effects on BL-NC leakage performance has been studied with direct tunneling simulation. Our analysis confirmed that the BL-NC leakage worse induced by BL footing and NC bottom damage and proper specification can be suggested to avoid such issue.
高级DRAM中位线到存储节点接触泄漏的研究
保持时间是动态随机存储器(DRAM)的一个重要特性。为了提高DRAM的保持时间,必须减少泄漏。在制造过程中,位线(BL)到存储节点接触(NC)泄漏是一个关键的电荷泄漏路径之一。本文利用虚拟制造平台对先进的1y DRAM工艺中的BL和NC结构进行了建模和分析。采用直接隧道模拟的方法,研究了BL覆盖位移和NC临界维数(CD)放大对BL-NC泄漏性能的影响。通过分析,确定了BL-NC泄漏是由BL基础和NC底部损坏引起的,可以提出适当的规范来避免这一问题。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信