An order-recursive pipelined real-time VLSI HOS engine for system-on-chip implementation

S. Hasan, M. Bettayeb
{"title":"An order-recursive pipelined real-time VLSI HOS engine for system-on-chip implementation","authors":"S. Hasan, M. Bettayeb","doi":"10.1109/TENCON.2003.1273117","DOIUrl":null,"url":null,"abstract":"This paper presents a novel fully pipelined parallel processing VLSI architecture for the order-recursive estimation of higher order statistics(HOS) in real-time. Compared to other recent work in array computation of HOS this approach presents a fine-grained systolic VLSI architecture using simple arithmetic elements & delay elements. Also, compared to previous work which mostly dwelt on 4th & lower order statistics, this work presents an open ended upwardly compatible architectural engine which can generate HOS for any high order. The through-put of this proposed HOS engine is only limited by a multiplication interval. Hence using today's deep subquarter micron CMOS process technology, through-puts in the range of 500 MHz to 1 GHz can be achieved for this HOS engine.","PeriodicalId":405847,"journal":{"name":"TENCON 2003. Conference on Convergent Technologies for Asia-Pacific Region","volume":"28 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-10-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"TENCON 2003. Conference on Convergent Technologies for Asia-Pacific Region","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TENCON.2003.1273117","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper presents a novel fully pipelined parallel processing VLSI architecture for the order-recursive estimation of higher order statistics(HOS) in real-time. Compared to other recent work in array computation of HOS this approach presents a fine-grained systolic VLSI architecture using simple arithmetic elements & delay elements. Also, compared to previous work which mostly dwelt on 4th & lower order statistics, this work presents an open ended upwardly compatible architectural engine which can generate HOS for any high order. The through-put of this proposed HOS engine is only limited by a multiplication interval. Hence using today's deep subquarter micron CMOS process technology, through-puts in the range of 500 MHz to 1 GHz can be achieved for this HOS engine.
用于片上系统实现的顺序递归流水线实时VLSI HOS引擎
提出了一种全新的全流水线并行处理VLSI架构,用于高阶统计量(HOS)的阶递归实时估计。与最近在HOS阵列计算方面的其他工作相比,该方法采用简单的算术元素和延迟元素,提供了一种细粒度的收缩VLSI架构。此外,与之前主要关注四阶和低阶统计量的工作相比,这项工作提出了一个开放式向上兼容的架构引擎,可以为任何高阶生成HOS。该提议的HOS引擎的吞吐量仅受乘法间隔的限制。因此,使用今天的深亚分之一微米CMOS工艺技术,该HOS引擎可以实现500 MHz至1 GHz的吞吐量。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信