Arithmetic and architectural design to reduce leakage in nano-scale digital circuits

P. Nilsson
{"title":"Arithmetic and architectural design to reduce leakage in nano-scale digital circuits","authors":"P. Nilsson","doi":"10.1109/ECCTD.2007.4529610","DOIUrl":null,"url":null,"abstract":"Most of the power consumption, in standard CMOS, has in the past been related to the dynamic activities. However, in nano-meter scale technologies the static power, i.e. leakage, is an important contribution to the total power consumption. This paper discusses static and dynamic power reduction methodologies on architectural and arithmetical level. Techniques to reduce the static power consumption in digital applications for nano-scale CMOS technologies are addressed. A 79% arithmetic reduction of the static power consumption is indicated, by using serial arithmetic instead of bit-parallel. Digit-serial arithmetic shows power reductions between 32 and 67%, depending on the digit size and technology.","PeriodicalId":445822,"journal":{"name":"2007 18th European Conference on Circuit Theory and Design","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 18th European Conference on Circuit Theory and Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECCTD.2007.4529610","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

Most of the power consumption, in standard CMOS, has in the past been related to the dynamic activities. However, in nano-meter scale technologies the static power, i.e. leakage, is an important contribution to the total power consumption. This paper discusses static and dynamic power reduction methodologies on architectural and arithmetical level. Techniques to reduce the static power consumption in digital applications for nano-scale CMOS technologies are addressed. A 79% arithmetic reduction of the static power consumption is indicated, by using serial arithmetic instead of bit-parallel. Digit-serial arithmetic shows power reductions between 32 and 67%, depending on the digit size and technology.
纳米数字电路中减少漏电的算法和结构设计
在过去的标准CMOS中,大部分功耗与动态活动有关。然而,在纳米级技术中,静电,即泄漏,是总功耗的重要贡献。本文从体系结构和算法两个层面讨论了静态和动态降功耗方法。讨论了在数字应用中降低纳米级CMOS技术静态功耗的技术。通过使用串行算法而不是位并行,表明静态功耗的算术降低79%。数字串行算法显示,根据数字大小和技术的不同,功耗降低在32%到67%之间。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信