A Simulation and Experimental Study of Input Decoupled Partially Adiabatic Logic (IDPAL)

Kevin A. Johnson, L. Belfore
{"title":"A Simulation and Experimental Study of Input Decoupled Partially Adiabatic Logic (IDPAL)","authors":"Kevin A. Johnson, L. Belfore","doi":"10.1109/IECON.2018.8591484","DOIUrl":null,"url":null,"abstract":"Input decoupled partially adiabatic logic (IDPAL) is a recent adiabatic logic circuit technology that features a switching network separated from the buffer portion of the logic gate. The original formulation of IDPAL showed performance degradation at higher operational frequencies. As a result, a refinement is introduced, IDPAL with discharge, that performs at speeds comparable to other adiabatic technologies. Reported here is the first experimental study of an IDPAL circuit implementation. The circuit studied is an eight-input exclusive-OR gate organized into three layers of logic. Both IDPAL and IDPAL with discharge are studied and compared with efficient charge recovery logic (ECRL). Notably, IDPAL with discharge was shown to operate without degradation at frequencies comparable to ECRL.","PeriodicalId":370319,"journal":{"name":"IECON 2018 - 44th Annual Conference of the IEEE Industrial Electronics Society","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IECON 2018 - 44th Annual Conference of the IEEE Industrial Electronics Society","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IECON.2018.8591484","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Input decoupled partially adiabatic logic (IDPAL) is a recent adiabatic logic circuit technology that features a switching network separated from the buffer portion of the logic gate. The original formulation of IDPAL showed performance degradation at higher operational frequencies. As a result, a refinement is introduced, IDPAL with discharge, that performs at speeds comparable to other adiabatic technologies. Reported here is the first experimental study of an IDPAL circuit implementation. The circuit studied is an eight-input exclusive-OR gate organized into three layers of logic. Both IDPAL and IDPAL with discharge are studied and compared with efficient charge recovery logic (ECRL). Notably, IDPAL with discharge was shown to operate without degradation at frequencies comparable to ECRL.
输入解耦部分绝热逻辑(IDPAL)是一种最新的绝热逻辑电路技术,其特点是交换网络与逻辑门的缓冲部分分离。原始配方的IDPAL在较高的工作频率下表现出性能下降。因此,引入了一种改进方法,带放电的IDPAL,其速度可与其他绝热技术相媲美。这里报告的是IDPAL电路实现的第一个实验研究。所研究的电路是一个由三层逻辑组成的八输入异或门。对IDPAL和带放电的IDPAL进行了研究,并与有效电荷恢复逻辑(ECRL)进行了比较。值得注意的是,带放电的IDPAL在与ECRL相当的频率下运行而没有退化。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信