{"title":"A Simulation and Experimental Study of Input Decoupled Partially Adiabatic Logic (IDPAL)","authors":"Kevin A. Johnson, L. Belfore","doi":"10.1109/IECON.2018.8591484","DOIUrl":null,"url":null,"abstract":"Input decoupled partially adiabatic logic (IDPAL) is a recent adiabatic logic circuit technology that features a switching network separated from the buffer portion of the logic gate. The original formulation of IDPAL showed performance degradation at higher operational frequencies. As a result, a refinement is introduced, IDPAL with discharge, that performs at speeds comparable to other adiabatic technologies. Reported here is the first experimental study of an IDPAL circuit implementation. The circuit studied is an eight-input exclusive-OR gate organized into three layers of logic. Both IDPAL and IDPAL with discharge are studied and compared with efficient charge recovery logic (ECRL). Notably, IDPAL with discharge was shown to operate without degradation at frequencies comparable to ECRL.","PeriodicalId":370319,"journal":{"name":"IECON 2018 - 44th Annual Conference of the IEEE Industrial Electronics Society","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IECON 2018 - 44th Annual Conference of the IEEE Industrial Electronics Society","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IECON.2018.8591484","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Input decoupled partially adiabatic logic (IDPAL) is a recent adiabatic logic circuit technology that features a switching network separated from the buffer portion of the logic gate. The original formulation of IDPAL showed performance degradation at higher operational frequencies. As a result, a refinement is introduced, IDPAL with discharge, that performs at speeds comparable to other adiabatic technologies. Reported here is the first experimental study of an IDPAL circuit implementation. The circuit studied is an eight-input exclusive-OR gate organized into three layers of logic. Both IDPAL and IDPAL with discharge are studied and compared with efficient charge recovery logic (ECRL). Notably, IDPAL with discharge was shown to operate without degradation at frequencies comparable to ECRL.