An On-Chip Interpolation Based Readout Scheme for Low-Power, High-Speed CMOS Image Sensors

Amandeep Kaur, Deepak Mishra, M. Sarkar
{"title":"An On-Chip Interpolation Based Readout Scheme for Low-Power, High-Speed CMOS Image Sensors","authors":"Amandeep Kaur, Deepak Mishra, M. Sarkar","doi":"10.1109/ICSENS.2018.8589890","DOIUrl":null,"url":null,"abstract":"A low-power, high-speed on-chip compression and reconstruction technique is proposed in this paper. It takes the advantage of correlation between the consecutive pixels and reduces the total number of pixels to be read. The discarded pixels are interpolated on-chip using the proposed interpolation circuit. This reduces the total number of A/D conversions and hence results in power saving. The algorithm is verified for standard Lena image and about 5 dB better PSNR is observed for 20%- 90% compression, as compared to the existing techniques. Moreover, a promising performance is achieved on thermal image applications. The circuit is designed and simulated in AMS 350 nm OPTO process. For 57% compression, about 45% power saving in readout of the image sensor is observed.","PeriodicalId":405874,"journal":{"name":"2018 IEEE SENSORS","volume":"10 30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE SENSORS","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSENS.2018.8589890","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

A low-power, high-speed on-chip compression and reconstruction technique is proposed in this paper. It takes the advantage of correlation between the consecutive pixels and reduces the total number of pixels to be read. The discarded pixels are interpolated on-chip using the proposed interpolation circuit. This reduces the total number of A/D conversions and hence results in power saving. The algorithm is verified for standard Lena image and about 5 dB better PSNR is observed for 20%- 90% compression, as compared to the existing techniques. Moreover, a promising performance is achieved on thermal image applications. The circuit is designed and simulated in AMS 350 nm OPTO process. For 57% compression, about 45% power saving in readout of the image sensor is observed.
基于片上插值的低功耗高速CMOS图像传感器读出方案
本文提出了一种低功耗、高速的片上压缩与重构技术。它利用了连续像素之间的相关性,减少了需要读取的像素总数。使用所提出的插值电路在片上对丢弃的像素进行插值。这减少了A/D转换的总数,从而节省了电力。该算法在标准Lena图像上进行了验证,与现有技术相比,在20%- 90%的压缩下,PSNR提高了约5 dB。此外,在热图像应用方面也取得了良好的效果。设计了该电路,并在ams350nm OPTO工艺下进行了仿真。压缩率为57%时,图像传感器的读出功率节省约45%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信