Realisation of optimised eight-bit binary shifter using reversible logic approach

Vandana Shukla, O. Singh, G. Mishra, R. Tiwari
{"title":"Realisation of optimised eight-bit binary shifter using reversible logic approach","authors":"Vandana Shukla, O. Singh, G. Mishra, R. Tiwari","doi":"10.1504/IJSTM.2017.10009180","DOIUrl":null,"url":null,"abstract":"Among various arithmetic logic unit (ALU) and storage unit circuits of any digital computing device, shifter circuits are considered as one of the key component. Redesigning of these shifter circuits using reversible logic approach leads to the generation of low power loss digital devices. Reversible logic approach works on the concept of removing heat generating entities from the digital designs. Nanotechnology, optical computing, low power CMOS design, quantum computing etc. are some of the major areas of application for reversible design approach. Here in this paper, we propose two design approaches for the reversible realisation of eight bit binary shifter circuit with improved performance parameters as compared to the existing designs. Comparison of designs are performed on some selected parameters such as total number of reversible logic gates used in the design and total garbage outputs generated. The proposed optimised design is simulated using ModelSim software and synthesised for Xilinx Spartan 3E with Device XC3S500E with 200 MHz frequency.","PeriodicalId":171228,"journal":{"name":"Int. J. Serv. Technol. Manag.","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Int. J. Serv. Technol. Manag.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1504/IJSTM.2017.10009180","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Among various arithmetic logic unit (ALU) and storage unit circuits of any digital computing device, shifter circuits are considered as one of the key component. Redesigning of these shifter circuits using reversible logic approach leads to the generation of low power loss digital devices. Reversible logic approach works on the concept of removing heat generating entities from the digital designs. Nanotechnology, optical computing, low power CMOS design, quantum computing etc. are some of the major areas of application for reversible design approach. Here in this paper, we propose two design approaches for the reversible realisation of eight bit binary shifter circuit with improved performance parameters as compared to the existing designs. Comparison of designs are performed on some selected parameters such as total number of reversible logic gates used in the design and total garbage outputs generated. The proposed optimised design is simulated using ModelSim software and synthesised for Xilinx Spartan 3E with Device XC3S500E with 200 MHz frequency.
用可逆逻辑方法实现优化的8位二进制移位器
在任何数字计算设备的各种算术逻辑单元(ALU)和存储单元电路中,移位电路被认为是关键部件之一。利用可逆逻辑方法重新设计这些移位电路可以产生低功耗的数字器件。可逆逻辑方法的工作原理是从数字设计中去除发热实体的概念。纳米技术、光学计算、低功耗CMOS设计、量子计算等是可逆设计方法的主要应用领域。在本文中,我们提出了两种可逆实现8位二进制移位电路的设计方法,与现有设计相比,性能参数有所提高。对设计中使用的可逆逻辑门的总数和产生的总垃圾输出等参数进行了比较。利用ModelSim软件对所提出的优化设计进行了仿真,并在Xilinx Spartan 3E和器件XC3S500E上进行了合成,频率为200mhz。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信