TSVs-aware floorplanning for 3D integrated circuit

Jieliang Lu, Qin Wang, Jing Xie, Zhigang Mao
{"title":"TSVs-aware floorplanning for 3D integrated circuit","authors":"Jieliang Lu, Qin Wang, Jing Xie, Zhigang Mao","doi":"10.1109/ASICON.2013.6812068","DOIUrl":null,"url":null,"abstract":"3D integrated technique gives a promising method of overcoming the increasing problems of interconnect wire length and power consumption. In the design of the 3D-IC, the floorplanning algorithm decides the performance of the circuit. In this paper, we present a floorplanning algorithm considering both the critical wire length and the number of TSVs. Finally MCNC floorplan circuits are used as benchmarks. The result shows that the algorithm can reduce the critical wire length by average 40.1% and reduce the TSVs' number by 24.8% under the same critical length. The algorithm can be widely used in the design of 3D integrated circuits.","PeriodicalId":150654,"journal":{"name":"2013 IEEE 10th International Conference on ASIC","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 10th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON.2013.6812068","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

3D integrated technique gives a promising method of overcoming the increasing problems of interconnect wire length and power consumption. In the design of the 3D-IC, the floorplanning algorithm decides the performance of the circuit. In this paper, we present a floorplanning algorithm considering both the critical wire length and the number of TSVs. Finally MCNC floorplan circuits are used as benchmarks. The result shows that the algorithm can reduce the critical wire length by average 40.1% and reduce the TSVs' number by 24.8% under the same critical length. The algorithm can be widely used in the design of 3D integrated circuits.
三维集成电路的tsv感知平面规划
三维集成技术为克服日益增长的互连线长度和功耗问题提供了一种有前途的方法。在三维集成电路的设计中,平面规划算法决定了电路的性能。在本文中,我们提出了一种考虑临界导线长度和tsv数量的平面规划算法。最后以MCNC平面电路为基准。结果表明,在相同的临界长度下,该算法可将临界线长平均减少40.1%,将tsv数量平均减少24.8%。该算法可广泛应用于三维集成电路的设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信