Development synthesizer of stable high-frequency signal

Vladimir A. Skolota, I. A. Belova, M. V. Martinovich
{"title":"Development synthesizer of stable high-frequency signal","authors":"Vladimir A. Skolota, I. A. Belova, M. V. Martinovich","doi":"10.1109/EDM.2016.7538721","DOIUrl":null,"url":null,"abstract":"Variants of the frequency synthesizer capable multiply and divide the input frequency were analyzed. To multiply the frequency of synthesizer a phase locked loop (PLL) was used. Variants of voltage controlled oscillator (VCO) for the PLL, and low-pass filter (LPF) were considered, justifying the choice of used schemes. Synchronization block was added to developed synthesizer for redundancy possibility. Developed synthesizer circuit was simulated at different temperatures and voltages. Simulations have shown that the PLL loop working in the multiplication mode converges to a required frequency and covers the predetermined frequency under all specified operating conditions. In frequency division mode the synchronization also runs successfully.","PeriodicalId":353623,"journal":{"name":"2016 17th International Conference of Young Specialists on Micro/Nanotechnologies and Electron Devices (EDM)","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 17th International Conference of Young Specialists on Micro/Nanotechnologies and Electron Devices (EDM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDM.2016.7538721","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Variants of the frequency synthesizer capable multiply and divide the input frequency were analyzed. To multiply the frequency of synthesizer a phase locked loop (PLL) was used. Variants of voltage controlled oscillator (VCO) for the PLL, and low-pass filter (LPF) were considered, justifying the choice of used schemes. Synchronization block was added to developed synthesizer for redundancy possibility. Developed synthesizer circuit was simulated at different temperatures and voltages. Simulations have shown that the PLL loop working in the multiplication mode converges to a required frequency and covers the predetermined frequency under all specified operating conditions. In frequency division mode the synchronization also runs successfully.
稳定高频信号合成器的研制
分析了能对输入频率进行乘除的频率合成器的变型。为了使合成器的频率倍增,采用了锁相环(PLL)。考虑了用于锁相环的压控振荡器(VCO)和低通滤波器(LPF)的变体,证明了所使用方案的选择。开发的合成器中增加了同步块,以增加冗余的可能性。研制的合成器电路在不同温度和电压下进行了仿真。仿真结果表明,在所有指定的工作条件下,工作在倍增模式下的锁相环收敛到所需的频率并覆盖预定的频率。在分频模式下,同步也运行成功。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信