{"title":"An efficient and cost-effective context-parsing architecture for dynamically reconfigurable cryptographic processor","authors":"Kai Luo","doi":"10.1109/ICCSN.2016.7586621","DOIUrl":null,"url":null,"abstract":"A dynamically reconfigurable cryptographic processor (DRCP), which are driven by configuration context, has been proven to be efficient and cost-effective in the block cryptography domains. Two techniques focused on optimizing the context-parsing organization and the context memory are proposed: 1) The classification-based multi-concurrent configuration (CMC) can obviously reduce the parsing time cost and configuration delay. 2) The diversified context-abstraction compression (DCC) provides three different ways to compress the context memory and ease the context access based on data flow graph (DFG) abstraction. The related processor and architecture are implemented with TSMC 65nm technology. And the design achieves the context memory for block cipher algorithms reduced to less than 40%, while the CMC and DCC can also help to choose a most efficient way to compress the context.","PeriodicalId":158877,"journal":{"name":"2016 8th IEEE International Conference on Communication Software and Networks (ICCSN)","volume":"234 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-06-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 8th IEEE International Conference on Communication Software and Networks (ICCSN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCSN.2016.7586621","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
A dynamically reconfigurable cryptographic processor (DRCP), which are driven by configuration context, has been proven to be efficient and cost-effective in the block cryptography domains. Two techniques focused on optimizing the context-parsing organization and the context memory are proposed: 1) The classification-based multi-concurrent configuration (CMC) can obviously reduce the parsing time cost and configuration delay. 2) The diversified context-abstraction compression (DCC) provides three different ways to compress the context memory and ease the context access based on data flow graph (DFG) abstraction. The related processor and architecture are implemented with TSMC 65nm technology. And the design achieves the context memory for block cipher algorithms reduced to less than 40%, while the CMC and DCC can also help to choose a most efficient way to compress the context.