Flexible hardware architecture of SEFDM transmitters with real-time non-orthogonal adjustment

M. Perrett, I. Darwazeh
{"title":"Flexible hardware architecture of SEFDM transmitters with real-time non-orthogonal adjustment","authors":"M. Perrett, I. Darwazeh","doi":"10.1109/CTS.2011.5898952","DOIUrl":null,"url":null,"abstract":"Field Programmable Gate Arrays (FPGA) offer a unique combination of software abstraction and hardware performance, enabled by programming languages such as VHDL or Verilog. Inherent from this capability is a multitude of different design possibilities for a single implementation problem. A system can be designed which allows for real world evaluation at real time speeds of algorithms ordinarily restricted to simulation environments. Presented here is an FPGA implementation of a method of generating non-orthogonal Frequency Division Multiplexed signals, where the spacing between sub-carriers can be controlled externally without the need for re-synthesis. The internal data-paths and associated algorithms are constructed so as to react to changes which dictate the aforementioned spacing, and as such represents a dynamic transmission platform for research purposes.","PeriodicalId":142306,"journal":{"name":"2011 18th International Conference on Telecommunications","volume":"12 4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-05-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"31","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 18th International Conference on Telecommunications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CTS.2011.5898952","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 31

Abstract

Field Programmable Gate Arrays (FPGA) offer a unique combination of software abstraction and hardware performance, enabled by programming languages such as VHDL or Verilog. Inherent from this capability is a multitude of different design possibilities for a single implementation problem. A system can be designed which allows for real world evaluation at real time speeds of algorithms ordinarily restricted to simulation environments. Presented here is an FPGA implementation of a method of generating non-orthogonal Frequency Division Multiplexed signals, where the spacing between sub-carriers can be controlled externally without the need for re-synthesis. The internal data-paths and associated algorithms are constructed so as to react to changes which dictate the aforementioned spacing, and as such represents a dynamic transmission platform for research purposes.
实时非正交调整SEFDM发射机的柔性硬件结构
现场可编程门阵列(FPGA)通过VHDL或Verilog等编程语言提供了软件抽象和硬件性能的独特组合。从这个功能中固有的是针对单个实现问题的多种不同的设计可能性。可以设计一个系统,允许在现实世界中以通常限制在仿真环境中的算法的实时速度进行评估。本文介绍了一种产生非正交频分复用信号的FPGA实现方法,其中子载波之间的间距可以在外部控制而无需重新合成。内部数据路径和相关算法的构建是为了对决定上述间隔的变化做出反应,因此代表了一个用于研究目的的动态传输平台。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信