Md. Zunaid Baten, Raisul Islam, E. Amin, Q. Khosru
{"title":"Self consistent simulation for C-V characterization of sub 10nm Tri-Gate and Double Gate SOI FinFETs incorporating quantum mechanical effects","authors":"Md. Zunaid Baten, Raisul Islam, E. Amin, Q. Khosru","doi":"10.1109/SCORED.2009.5443019","DOIUrl":null,"url":null,"abstract":"Capacitance-Voltage (C-V) characteristics of Tri-Gate (TG) and Double Gate (DG) Silicon-on-Insulator (SOI) FinFETs having sub 10nm dimensions are obtained by self consistent method using coupled Schrodinger-Poisson solver taking into account quantum mechanical effects. Though self-consistent simulation to determine current and other short channel effects in these devices have been demonstrated in recent literature, C-V characterization is yet to be done using self-consistent method. We investigate here the C-V characteristics of the devices with the variation of an important process parameter, the silicon film thickness. The gate inversion capacitance should be higher in TG FinFET than that of DG FinFET because of the presence of thick oxide layer under the top gate of DG FinFET. Simulation results validate this phenomenon with an indication that drive current tends to increase with an increase in the number of gates.","PeriodicalId":443287,"journal":{"name":"2009 IEEE Student Conference on Research and Development (SCOReD)","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE Student Conference on Research and Development (SCOReD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SCORED.2009.5443019","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
Capacitance-Voltage (C-V) characteristics of Tri-Gate (TG) and Double Gate (DG) Silicon-on-Insulator (SOI) FinFETs having sub 10nm dimensions are obtained by self consistent method using coupled Schrodinger-Poisson solver taking into account quantum mechanical effects. Though self-consistent simulation to determine current and other short channel effects in these devices have been demonstrated in recent literature, C-V characterization is yet to be done using self-consistent method. We investigate here the C-V characteristics of the devices with the variation of an important process parameter, the silicon film thickness. The gate inversion capacitance should be higher in TG FinFET than that of DG FinFET because of the presence of thick oxide layer under the top gate of DG FinFET. Simulation results validate this phenomenon with an indication that drive current tends to increase with an increase in the number of gates.