Yuki Watanabe, Koken Chin, Hiroyuki Tsuchiya, H. San, T. Matsuura, M. Hotta
{"title":"Experimental results of reconfigurable non-binary cyclic ADC","authors":"Yuki Watanabe, Koken Chin, Hiroyuki Tsuchiya, H. San, T. Matsuura, M. Hotta","doi":"10.1109/ISPACS.2017.8266551","DOIUrl":null,"url":null,"abstract":"This paper presents a reconfigurable non-binary cyclic analog-to-digital converter (ADC) which can achieve different resolution at different sampling frequency with the same analog conversion stage. The conversion resolution (bit number) of ADC can be increased with more conversion steps in the conventional cyclic manner; and the conversion speed of the cyclic ADC can be enhanced by our proposed multi-rate clock operation mode. The prototype ADC has been designed and fabricated in TSMC 90nm CMOS technology. The measured results of the proposed experimental ADC demonstrate that ENOB=12.42bit is achieved in conventional cyclic ADC mode while Fs=470kHz, and ENOB=9.96bit is achieved in our proposed multi-rate clock mode while Fs=889kHz with the same analog conversion stage and the simple radix-value estimation technique.","PeriodicalId":166414,"journal":{"name":"2017 International Symposium on Intelligent Signal Processing and Communication Systems (ISPACS)","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Symposium on Intelligent Signal Processing and Communication Systems (ISPACS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPACS.2017.8266551","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
This paper presents a reconfigurable non-binary cyclic analog-to-digital converter (ADC) which can achieve different resolution at different sampling frequency with the same analog conversion stage. The conversion resolution (bit number) of ADC can be increased with more conversion steps in the conventional cyclic manner; and the conversion speed of the cyclic ADC can be enhanced by our proposed multi-rate clock operation mode. The prototype ADC has been designed and fabricated in TSMC 90nm CMOS technology. The measured results of the proposed experimental ADC demonstrate that ENOB=12.42bit is achieved in conventional cyclic ADC mode while Fs=470kHz, and ENOB=9.96bit is achieved in our proposed multi-rate clock mode while Fs=889kHz with the same analog conversion stage and the simple radix-value estimation technique.