Experimental results of reconfigurable non-binary cyclic ADC

Yuki Watanabe, Koken Chin, Hiroyuki Tsuchiya, H. San, T. Matsuura, M. Hotta
{"title":"Experimental results of reconfigurable non-binary cyclic ADC","authors":"Yuki Watanabe, Koken Chin, Hiroyuki Tsuchiya, H. San, T. Matsuura, M. Hotta","doi":"10.1109/ISPACS.2017.8266551","DOIUrl":null,"url":null,"abstract":"This paper presents a reconfigurable non-binary cyclic analog-to-digital converter (ADC) which can achieve different resolution at different sampling frequency with the same analog conversion stage. The conversion resolution (bit number) of ADC can be increased with more conversion steps in the conventional cyclic manner; and the conversion speed of the cyclic ADC can be enhanced by our proposed multi-rate clock operation mode. The prototype ADC has been designed and fabricated in TSMC 90nm CMOS technology. The measured results of the proposed experimental ADC demonstrate that ENOB=12.42bit is achieved in conventional cyclic ADC mode while Fs=470kHz, and ENOB=9.96bit is achieved in our proposed multi-rate clock mode while Fs=889kHz with the same analog conversion stage and the simple radix-value estimation technique.","PeriodicalId":166414,"journal":{"name":"2017 International Symposium on Intelligent Signal Processing and Communication Systems (ISPACS)","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Symposium on Intelligent Signal Processing and Communication Systems (ISPACS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPACS.2017.8266551","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper presents a reconfigurable non-binary cyclic analog-to-digital converter (ADC) which can achieve different resolution at different sampling frequency with the same analog conversion stage. The conversion resolution (bit number) of ADC can be increased with more conversion steps in the conventional cyclic manner; and the conversion speed of the cyclic ADC can be enhanced by our proposed multi-rate clock operation mode. The prototype ADC has been designed and fabricated in TSMC 90nm CMOS technology. The measured results of the proposed experimental ADC demonstrate that ENOB=12.42bit is achieved in conventional cyclic ADC mode while Fs=470kHz, and ENOB=9.96bit is achieved in our proposed multi-rate clock mode while Fs=889kHz with the same analog conversion stage and the simple radix-value estimation technique.
可重构非二进制循环ADC的实验结果
本文提出了一种可重构的非二进制循环模数转换器(ADC),在相同的模拟转换级下,可以实现不同采样频率下的不同分辨率。采用传统的循环方式,增加转换步骤可以提高ADC的转换分辨率(位数);采用我们提出的多速率时钟工作模式可以提高循环ADC的转换速度。原型ADC采用台积电90nm CMOS工艺设计制作。实验ADC的测量结果表明,在常规循环ADC模式下,Fs=470kHz时,ENOB=12.42bit;在相同的模拟转换级和简单的基数估计技术下,在多速率时钟模式下,Fs=889kHz时,ENOB=9.96bit。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信