On-Chip Distributed Architectures

T. Seceleanu, A. Jantsch, H. Tenhunen
{"title":"On-Chip Distributed Architectures","authors":"T. Seceleanu, A. Jantsch, H. Tenhunen","doi":"10.1109/SOCC.2006.283911","DOIUrl":null,"url":null,"abstract":"Currently, the semiconductor industry continues to develop and implement smaller technology nodes, creating the premises for increasingly more powerful applications to find support within the limits of single chip boundaries. Moreover, as technological sizes continue to decrease, interconnect becomes one of the main design constraints, which dominates the power consumption and degrades the performance due to its poor scalability. Thus, some of the major problems in actually delivering complex system-on-chip designs may be identified as: a) global interconnects turn un-manageable (electromigration, voltage drop, on-chip variations, noise constraints etc), interconnect dominates the chip's cost and performance; b) the inability of the designer to track the Moore curve, resulting in \"bad\" design flows, requiring rework and iteration of design cycles; c) dependability issues caused by effects at submicron technological figures, mixed-signal coupling, availability of pre-designed components to match the specific requirements, etc; d) power consumption, power and clock distribution, scalability. Some of the above problems are tackled by reuse and intellectual property (IP) based design. At the same time, alternative architectures are brought to light, in order to support ever increasing requirements concerning design features like performance, power consumption, adaptability, reusability. In general, these novel architectures try to extract maximum of benefits from current technologies, with respect to the mentioned design characteristics, while also providing a smooth transition to future ones. In this tutorial, we concentrate on two architectural solutions to the above stated challenges. We address issues related to segmented bus and network on-chip systems, starting from motivational background, continuing with technological requirements and possibilities, communication mechanisms, towards design methodologies and application perspectives.","PeriodicalId":345714,"journal":{"name":"2006 IEEE International SOC Conference","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 IEEE International SOC Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCC.2006.283911","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Currently, the semiconductor industry continues to develop and implement smaller technology nodes, creating the premises for increasingly more powerful applications to find support within the limits of single chip boundaries. Moreover, as technological sizes continue to decrease, interconnect becomes one of the main design constraints, which dominates the power consumption and degrades the performance due to its poor scalability. Thus, some of the major problems in actually delivering complex system-on-chip designs may be identified as: a) global interconnects turn un-manageable (electromigration, voltage drop, on-chip variations, noise constraints etc), interconnect dominates the chip's cost and performance; b) the inability of the designer to track the Moore curve, resulting in "bad" design flows, requiring rework and iteration of design cycles; c) dependability issues caused by effects at submicron technological figures, mixed-signal coupling, availability of pre-designed components to match the specific requirements, etc; d) power consumption, power and clock distribution, scalability. Some of the above problems are tackled by reuse and intellectual property (IP) based design. At the same time, alternative architectures are brought to light, in order to support ever increasing requirements concerning design features like performance, power consumption, adaptability, reusability. In general, these novel architectures try to extract maximum of benefits from current technologies, with respect to the mentioned design characteristics, while also providing a smooth transition to future ones. In this tutorial, we concentrate on two architectural solutions to the above stated challenges. We address issues related to segmented bus and network on-chip systems, starting from motivational background, continuing with technological requirements and possibilities, communication mechanisms, towards design methodologies and application perspectives.
片上分布式架构
目前,半导体行业继续开发和实施更小的技术节点,为越来越强大的应用创造了前提,以在单芯片边界的限制内找到支持。此外,随着技术尺寸的不断缩小,互连成为主要的设计约束之一,它主导了功耗,并因其较差的可扩展性而降低了性能。因此,实际交付复杂的片上系统设计中的一些主要问题可能被确定为:a)全局互连变得无法管理(电迁移,电压降,片上变化,噪声限制等),互连主导了芯片的成本和性能;b)设计师无法跟踪摩尔曲线,导致“糟糕”的设计流程,需要返工和设计周期的迭代;C)由亚微米工艺参数、混合信号耦合、预先设计的元件是否符合特定要求等影响引起的可靠性问题;D)功耗、功耗和时钟分布、可扩展性。基于重用和知识产权(IP)的设计可以解决上述一些问题。与此同时,为了支持性能、功耗、适应性、可重用性等设计特性方面不断增长的需求,替代架构也开始出现。一般来说,这些新颖的体系结构试图从当前技术中提取最大的好处,考虑到上述设计特征,同时也提供了向未来技术的平滑过渡。在本教程中,我们将集中讨论针对上述挑战的两种体系结构解决方案。我们将讨论与分段总线和网络片上系统相关的问题,从动机背景开始,继续讨论技术要求和可能性,通信机制,设计方法和应用前景。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信