CD bias control on hole pattern

K. Koike, A. Hara, Sakurako Natori, Shohei Yamauchi, Masatoshi Yamato, K. Oyama, H. Yaegashi
{"title":"CD bias control on hole pattern","authors":"K. Koike, A. Hara, Sakurako Natori, Shohei Yamauchi, Masatoshi Yamato, K. Oyama, H. Yaegashi","doi":"10.1117/12.2218961","DOIUrl":null,"url":null,"abstract":"Gridded design rules[1] is major process in configuring logic circuit used 193-immersion lithography. In the scaling of grid patterning, we can make 10nm order line and space pattern by using multiple patterning techniques such as self-aligned multiple patterning (SAMP) and litho-etch- litho-etch (LELE)[2][3][5] . On the other hand, Line cut process has some error parameters such as pattern defect, placement error, roughness and X-Y CD bias with the decreasing scale. Especially roughness and X-Y CD bias are paid attention because it cause cut error and pattern defect. In this case, we applied some smoothing process to care hole roughness[4]. Each smoothing process showed different effect on X-Y CD bias. In this paper, we will report the pattern controllability comparison of trench and block + inverse. It include X-Y CD bias, roughness and process usability. Furthermore we will discuss optimum method focused on X-Y CD bias when we use additional process such as smoothing and shrink etching .","PeriodicalId":193904,"journal":{"name":"SPIE Advanced Lithography","volume":"9779 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-03-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"SPIE Advanced Lithography","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1117/12.2218961","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Gridded design rules[1] is major process in configuring logic circuit used 193-immersion lithography. In the scaling of grid patterning, we can make 10nm order line and space pattern by using multiple patterning techniques such as self-aligned multiple patterning (SAMP) and litho-etch- litho-etch (LELE)[2][3][5] . On the other hand, Line cut process has some error parameters such as pattern defect, placement error, roughness and X-Y CD bias with the decreasing scale. Especially roughness and X-Y CD bias are paid attention because it cause cut error and pattern defect. In this case, we applied some smoothing process to care hole roughness[4]. Each smoothing process showed different effect on X-Y CD bias. In this paper, we will report the pattern controllability comparison of trench and block + inverse. It include X-Y CD bias, roughness and process usability. Furthermore we will discuss optimum method focused on X-Y CD bias when we use additional process such as smoothing and shrink etching .
孔型的CD偏置控制
网格化设计规则[1]是193浸没光刻逻辑电路配置的主要过程。在网格图形的缩放方面,我们可以利用自对准多重图形(SAMP)和光刻-光刻(LELE)[2][3][5]等多种图形技术制作10nm的有序线和空间图形。另一方面,线切割过程中存在一些误差参数,如图案缺陷、放置误差、粗糙度和X-Y CD偏差。特别是粗糙度和X-Y CD偏差引起了切割误差和图案缺陷。在这种情况下,我们应用了一些平滑处理来照顾孔的粗糙度[4]。每种平滑处理对X-Y - CD偏置的影响不同。在本文中,我们将报道沟槽和块体+逆的模式可控性比较。它包括X-Y CD偏差,粗糙度和工艺可用性。此外,我们将讨论在使用平滑和收缩蚀刻等附加工艺时,以X-Y CD偏置为重点的最佳方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信