Achieving Routing Integrity in Analog Layout Migration via Cartesian Detection Lines

Hao-Yu Chi, Zi-Jun Lin, Chia-Hao Hung, C. Liu, Hung-Ming Chen
{"title":"Achieving Routing Integrity in Analog Layout Migration via Cartesian Detection Lines","authors":"Hao-Yu Chi, Zi-Jun Lin, Chia-Hao Hung, C. Liu, Hung-Ming Chen","doi":"10.1109/iccad45719.2019.8942088","DOIUrl":null,"url":null,"abstract":"In order to improve design productivity, proper layout automation tools are desired for analog circuits. Layout migration is one possible approach to generate a new layout for given circuits with different device sizes or different technology, and still keep the original layout topology. However, routing behaviors are often not mentioned in previous works, which requires a complete rerouting that may not follow the original style. Pan [16] first proposed a Constrained Delaunay Triangulation (CDT) based model to keep the routing behavior during layout migration. However, because the device sizes and related distance may be different in the new layout, some reference lines in CDT models may be removed, resulting in some missing nets after migration. In this paper, a novel Cartesian Detection Line (CDL) based model is proposed to preserve the routing behavior in original layouts. Because alternative lines in the modified placement can be easily found to prevent from missing nets, the proposed CDL model greatly improves the routing completeness during layout migration. Several routing refinement techniques are also proposed to solve the routing issues due to block displacement. In our experiments, the routing completeness can be improved to almost 100% with the proposed CDL model, which greatly reduces the design efforts.","PeriodicalId":363364,"journal":{"name":"2019 IEEE/ACM International Conference on Computer-Aided Design (ICCAD)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE/ACM International Conference on Computer-Aided Design (ICCAD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/iccad45719.2019.8942088","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

In order to improve design productivity, proper layout automation tools are desired for analog circuits. Layout migration is one possible approach to generate a new layout for given circuits with different device sizes or different technology, and still keep the original layout topology. However, routing behaviors are often not mentioned in previous works, which requires a complete rerouting that may not follow the original style. Pan [16] first proposed a Constrained Delaunay Triangulation (CDT) based model to keep the routing behavior during layout migration. However, because the device sizes and related distance may be different in the new layout, some reference lines in CDT models may be removed, resulting in some missing nets after migration. In this paper, a novel Cartesian Detection Line (CDL) based model is proposed to preserve the routing behavior in original layouts. Because alternative lines in the modified placement can be easily found to prevent from missing nets, the proposed CDL model greatly improves the routing completeness during layout migration. Several routing refinement techniques are also proposed to solve the routing issues due to block displacement. In our experiments, the routing completeness can be improved to almost 100% with the proposed CDL model, which greatly reduces the design efforts.
通过笛卡尔检测线实现模拟布局迁移中的路由完整性
为了提高模拟电路的设计效率,需要适当的布局自动化工具。对于不同器件尺寸或不同技术的给定电路,在保持原有布局拓扑的情况下,版图迁移是生成新版图的一种可能方法。然而,路由行为在以前的作品中通常没有提到,这需要一个完整的重路由,可能不遵循原来的风格。Pan[16]首先提出了一种基于约束Delaunay三角剖分(Constrained Delaunay Triangulation, CDT)的模型,以保持布局迁移过程中的路由行为。但是,由于新的布局中器件尺寸和相关距离可能不同,因此可能会移除CDT模型中的一些参考线,导致迁移后出现一些缺网。本文提出了一种新的基于笛卡尔检测线(CDL)的模型,以保持原始布局中的路由行为。由于在修改后的布局中可以很容易地找到备选线路,以防止漏网,因此所提出的CDL模型大大提高了布局迁移过程中的路由完整性。提出了几种路由优化技术来解决由于块位移引起的路由问题。在我们的实验中,所提出的CDL模型可以将路由完整性提高到几乎100%,大大减少了设计工作量。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信