A 180 nm efficient low power and optimized area ALU design using gate diffusion input technique

M. Mukhedkar, Wagh Bhavesh Pandurang
{"title":"A 180 nm efficient low power and optimized area ALU design using gate diffusion input technique","authors":"M. Mukhedkar, Wagh Bhavesh Pandurang","doi":"10.1109/ICDMAI.2017.8073484","DOIUrl":null,"url":null,"abstract":"Arithmetic and Logic block in processor is the most crucial and core component in CPU as well as number of Embedded and microprocessors. Power consumption and area are also main traits in ALU. Usually ALU is combinations of blocks which performs logical and arithmetical operations and are realized using circuits in combinational form. This paper depicts the major focus on to minimize the power consumption and reduce area by taking advantage of using GDI technique i. e. gate diffusion input technique. By using GDI technique the 4∗1multiplexer, 2∗1multiplexer as well as full adder are design. The simulation is performed by using Tanner ED tool in 180 nm technology and the results are compared with conventional pass transistor and CMOS logic. Using GDI technique the overall performance and efficiency of circuit also boost.","PeriodicalId":368507,"journal":{"name":"2017 International Conference on Data Management, Analytics and Innovation (ICDMAI)","volume":"37 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Data Management, Analytics and Innovation (ICDMAI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICDMAI.2017.8073484","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

Arithmetic and Logic block in processor is the most crucial and core component in CPU as well as number of Embedded and microprocessors. Power consumption and area are also main traits in ALU. Usually ALU is combinations of blocks which performs logical and arithmetical operations and are realized using circuits in combinational form. This paper depicts the major focus on to minimize the power consumption and reduce area by taking advantage of using GDI technique i. e. gate diffusion input technique. By using GDI technique the 4∗1multiplexer, 2∗1multiplexer as well as full adder are design. The simulation is performed by using Tanner ED tool in 180 nm technology and the results are compared with conventional pass transistor and CMOS logic. Using GDI technique the overall performance and efficiency of circuit also boost.
基于栅极扩散输入技术的180nm高效低功耗优化面积ALU设计
处理器中的算术逻辑块是CPU中最关键的核心部件,也是众多嵌入式处理器和微处理器的核心部件。功耗和面积也是ALU的主要特点。ALU通常是执行逻辑和算术运算的块的组合,并使用组合形式的电路来实现。本文介绍了利用GDI技术,即栅极扩散输入技术,最大限度地减少功耗和面积的主要重点。利用GDI技术设计了4 * 1复用器、2 * 1复用器和全加法器。利用Tanner ED工具在180nm工艺下进行了仿真,并与传统通管和CMOS逻辑进行了比较。采用GDI技术,提高了电路的整体性能和效率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信