Qinfeng Zhang, Yingdan Jiang, Shuqin Wan, Peicheng Li, Zhang Tao
{"title":"An integrated low jitter PLL for high speed high resolution DACs","authors":"Qinfeng Zhang, Yingdan Jiang, Shuqin Wan, Peicheng Li, Zhang Tao","doi":"10.1109/ICAM.2016.7813586","DOIUrl":null,"url":null,"abstract":"This paper presents a high performance low jitter PLL. Fully differential PFD and divider are implemented to minimize its in-band noise and to achieve high common mode and power supply noise rejection. A low jitter LC-tank VCO is used to achieve low out-of-band noise. A level shifter is inserted between the LF and VCO to optimize the VCO performance. The PLL is fabricated in SMIC 65nm CMOS low leakage process. The operating frequency range of the VCO is 2–3GHz, and the rms period jitter of the PLL at 3GHz due to supply noise is 374fs with an additive 2MHz 50mVpp sinusoidal power supply noise. The PLL has been used as a clock multiplier for a 14bit 2.5GSPS high speed high resolution DAC.","PeriodicalId":179100,"journal":{"name":"2016 International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Conference on Integrated Circuits and Microsystems (ICICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICAM.2016.7813586","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
This paper presents a high performance low jitter PLL. Fully differential PFD and divider are implemented to minimize its in-band noise and to achieve high common mode and power supply noise rejection. A low jitter LC-tank VCO is used to achieve low out-of-band noise. A level shifter is inserted between the LF and VCO to optimize the VCO performance. The PLL is fabricated in SMIC 65nm CMOS low leakage process. The operating frequency range of the VCO is 2–3GHz, and the rms period jitter of the PLL at 3GHz due to supply noise is 374fs with an additive 2MHz 50mVpp sinusoidal power supply noise. The PLL has been used as a clock multiplier for a 14bit 2.5GSPS high speed high resolution DAC.