An integrated low jitter PLL for high speed high resolution DACs

Qinfeng Zhang, Yingdan Jiang, Shuqin Wan, Peicheng Li, Zhang Tao
{"title":"An integrated low jitter PLL for high speed high resolution DACs","authors":"Qinfeng Zhang, Yingdan Jiang, Shuqin Wan, Peicheng Li, Zhang Tao","doi":"10.1109/ICAM.2016.7813586","DOIUrl":null,"url":null,"abstract":"This paper presents a high performance low jitter PLL. Fully differential PFD and divider are implemented to minimize its in-band noise and to achieve high common mode and power supply noise rejection. A low jitter LC-tank VCO is used to achieve low out-of-band noise. A level shifter is inserted between the LF and VCO to optimize the VCO performance. The PLL is fabricated in SMIC 65nm CMOS low leakage process. The operating frequency range of the VCO is 2–3GHz, and the rms period jitter of the PLL at 3GHz due to supply noise is 374fs with an additive 2MHz 50mVpp sinusoidal power supply noise. The PLL has been used as a clock multiplier for a 14bit 2.5GSPS high speed high resolution DAC.","PeriodicalId":179100,"journal":{"name":"2016 International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Conference on Integrated Circuits and Microsystems (ICICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICAM.2016.7813586","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper presents a high performance low jitter PLL. Fully differential PFD and divider are implemented to minimize its in-band noise and to achieve high common mode and power supply noise rejection. A low jitter LC-tank VCO is used to achieve low out-of-band noise. A level shifter is inserted between the LF and VCO to optimize the VCO performance. The PLL is fabricated in SMIC 65nm CMOS low leakage process. The operating frequency range of the VCO is 2–3GHz, and the rms period jitter of the PLL at 3GHz due to supply noise is 374fs with an additive 2MHz 50mVpp sinusoidal power supply noise. The PLL has been used as a clock multiplier for a 14bit 2.5GSPS high speed high resolution DAC.
用于高速高分辨率dac的集成低抖动锁相环
本文提出了一种高性能低抖动锁相环。采用全差分PFD和分频器,最大限度地减少带内噪声,并实现高共模和电源噪声抑制。采用低抖动LC-tank VCO实现低带外噪声。在LF和VCO之间插入电平移位器以优化VCO的性能。该锁相环采用中芯国际65nm CMOS低漏工艺制造。压控振荡器的工作频率范围为2-3GHz,电源噪声对锁相环在3GHz时的平均周期抖动为374fs,外加2MHz 50mVpp的正弦电源噪声。该锁相环已被用作14位2.5GSPS高速高分辨率DAC的时钟乘法器。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信