A Test Module for Aging Characterization of Digital Circuits

Jose M. Gata-Romero, A. Santana-Andreo, E. Roca, R. Castro-López, F. Fernández
{"title":"A Test Module for Aging Characterization of Digital Circuits","authors":"Jose M. Gata-Romero, A. Santana-Andreo, E. Roca, R. Castro-López, F. Fernández","doi":"10.1109/SMACD58065.2023.10192112","DOIUrl":null,"url":null,"abstract":"In digital circuits, aging phenomena can lead to timing violations due to increased signal delays suffered by digital cells. An accurate and trustworthy characterization of these mechanisms in modern nanometer CMOS technologies is essential, for which accelerated aging tests are the typical experimental procedure used. This type of test makes it possible to observe aging degradation without waiting for years of circuit operation, by raising voltage and temperature conditions above their nominal values. These stress conditions have a major impact on how the cell under test will be affected by aging degradation. This paper presents a new highly versatile test module whose purpose is to generate AC and DC signals with different amplitudes and, in the case of AC signals, also with different frequencies, to stress a digital cell in a wide variety of scenarios.","PeriodicalId":239306,"journal":{"name":"2023 19th International Conference on Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design (SMACD)","volume":"10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-07-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 19th International Conference on Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design (SMACD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SMACD58065.2023.10192112","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In digital circuits, aging phenomena can lead to timing violations due to increased signal delays suffered by digital cells. An accurate and trustworthy characterization of these mechanisms in modern nanometer CMOS technologies is essential, for which accelerated aging tests are the typical experimental procedure used. This type of test makes it possible to observe aging degradation without waiting for years of circuit operation, by raising voltage and temperature conditions above their nominal values. These stress conditions have a major impact on how the cell under test will be affected by aging degradation. This paper presents a new highly versatile test module whose purpose is to generate AC and DC signals with different amplitudes and, in the case of AC signals, also with different frequencies, to stress a digital cell in a wide variety of scenarios.
数字电路老化特性测试模块
在数字电路中,由于数字单元所遭受的信号延迟增加,老化现象可能导致时序违规。在现代纳米CMOS技术中,准确可靠地表征这些机制是必不可少的,加速老化试验是典型的实验方法。通过将电压和温度条件提高到标称值以上,这种类型的测试可以观察到老化退化,而无需等待数年的电路运行。这些压力条件对被测细胞如何受到老化退化的影响有重大影响。本文提出了一种新的高度通用的测试模块,其目的是产生不同幅度的交流和直流信号,在交流信号的情况下,也有不同的频率,在各种场景下对数字单元进行应力测试。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信