Design and Evaluation of a Wafer-level Probe Solution of High Current Step-down DC-DC Converter for Test Time Reduction, Yield Improvement and Overall Test Cost Reduction

Leda Jane Hilario, Ramon G. Garcia
{"title":"Design and Evaluation of a Wafer-level Probe Solution of High Current Step-down DC-DC Converter for Test Time Reduction, Yield Improvement and Overall Test Cost Reduction","authors":"Leda Jane Hilario, Ramon G. Garcia","doi":"10.1109/ICSPC50992.2020.9305767","DOIUrl":null,"url":null,"abstract":"For integrated circuits (IC) electrical testing, measurement of high current parameters is usually done on a packaged-level. In this paper, the design and evaluation results of a wafer-level probe solution for a high current step-down DC-DC converter are presented. The full turn-key, hardware and software development of probe solution was implemented. The buck converter used has a device specification maximum of 7 Amperes. Upon the series of experiments and evaluations, the probe wafer with more than 15000 dies has a probe yield of greater than 97%. The average process capability index (Cpk) per main test block is greater than 1.67 for both 200-sample and one-wafer datasets. To add, the basic electrical parameters of a step-down DC-DC converter such as shutdown supply current, Metal Oxide Semiconductor Field Effect Transistor (MOSFET) on resistance and the current limit threshold were tested and measured using an Automatic Test Equipment (ATE), and have readings well within the specification limits. With this wafer-level probe solution, the defects were screened out at an early stage before performing IC assembly processes. Since test coverage is now moved to a wafer-level with minimal coverage on assembled package-level, the solution brought about to 6% test time reduction, and 0.6% improvement on assembled-level test yield, thus reduced the overall test cost.","PeriodicalId":273439,"journal":{"name":"2020 IEEE 8th Conference on Systems, Process and Control (ICSPC)","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-12-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE 8th Conference on Systems, Process and Control (ICSPC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSPC50992.2020.9305767","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

For integrated circuits (IC) electrical testing, measurement of high current parameters is usually done on a packaged-level. In this paper, the design and evaluation results of a wafer-level probe solution for a high current step-down DC-DC converter are presented. The full turn-key, hardware and software development of probe solution was implemented. The buck converter used has a device specification maximum of 7 Amperes. Upon the series of experiments and evaluations, the probe wafer with more than 15000 dies has a probe yield of greater than 97%. The average process capability index (Cpk) per main test block is greater than 1.67 for both 200-sample and one-wafer datasets. To add, the basic electrical parameters of a step-down DC-DC converter such as shutdown supply current, Metal Oxide Semiconductor Field Effect Transistor (MOSFET) on resistance and the current limit threshold were tested and measured using an Automatic Test Equipment (ATE), and have readings well within the specification limits. With this wafer-level probe solution, the defects were screened out at an early stage before performing IC assembly processes. Since test coverage is now moved to a wafer-level with minimal coverage on assembled package-level, the solution brought about to 6% test time reduction, and 0.6% improvement on assembled-level test yield, thus reduced the overall test cost.
大电流降压DC-DC变换器晶圆级探头解决方案的设计与评估,以缩短测试时间、提高良率和降低整体测试成本
对于集成电路(IC)的电气测试,大电流参数的测量通常在封装级上完成。本文介绍了一种用于大电流降压DC-DC变换器的晶圆级探头方案的设计和评估结果。实现了探头解决方案的全交钥匙、硬件和软件开发。所使用的降压转换器的设备规格最大值为7安培。经过一系列的实验和评估,拥有15000多个芯片的探针晶圆的探针成品率大于97%。对于200个样本和单片数据集,每个主测试块的平均过程能力指数(Cpk)均大于1.67。此外,降压DC-DC转换器的基本电气参数,如关断电源电流,金属氧化物半导体场效应晶体管(MOSFET)的电阻和电流限制阈值,使用自动测试设备(ATE)进行了测试和测量,并且读数在规范限制范围内。使用这种晶圆级探头解决方案,在执行IC组装过程之前的早期阶段就筛选出了缺陷。由于测试覆盖率现在转移到晶圆级,而组装封装级的覆盖率最小,因此该解决方案减少了6%的测试时间,提高了0.6%的组装级测试成品率,从而降低了总体测试成本。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信