Two new Schmitt trigger circuits based on current sink and current source inverters

S. Parveen, M. Rukmini, Avireni Srinivasulu
{"title":"Two new Schmitt trigger circuits based on current sink and current source inverters","authors":"S. Parveen, M. Rukmini, Avireni Srinivasulu","doi":"10.1109/SPACES.2015.7058233","DOIUrl":null,"url":null,"abstract":"This paper presents two new Schmitt trigger circuits with eight enhancement-type MOS transistors are introduced in this paper. These two Schmitt trigger circuits are implemented based on current sink and current source inverters. The hysteresis curves of the proposed Schmitt triggers are presented, hysteresis width depends on the supply voltage and transistor geometry. These circuits are preferred for high speed applications and also useful in low power applications. The performances of proposed circuits are examined using Cadence and model parameters of 180 nm CMOS technology with supply rail voltage of +3V. The simulation results and layouts are presented with optimized sizing and spacing in compliance to the design rules of gpdk 180 nm CMOS process.","PeriodicalId":432479,"journal":{"name":"2015 International Conference on Signal Processing and Communication Engineering Systems","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-03-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Signal Processing and Communication Engineering Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPACES.2015.7058233","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

This paper presents two new Schmitt trigger circuits with eight enhancement-type MOS transistors are introduced in this paper. These two Schmitt trigger circuits are implemented based on current sink and current source inverters. The hysteresis curves of the proposed Schmitt triggers are presented, hysteresis width depends on the supply voltage and transistor geometry. These circuits are preferred for high speed applications and also useful in low power applications. The performances of proposed circuits are examined using Cadence and model parameters of 180 nm CMOS technology with supply rail voltage of +3V. The simulation results and layouts are presented with optimized sizing and spacing in compliance to the design rules of gpdk 180 nm CMOS process.
基于电流汇和电流源逆变器的两种新型施密特触发电路
本文介绍了两种由8个增强型MOS晶体管构成的新型施密特触发电路。这两种施密特触发电路是基于电流汇和电流源逆变器实现的。给出了所提出的施密特触发器的迟滞曲线,迟滞宽度取决于电源电压和晶体管的几何形状。这些电路是高速应用的首选,在低功耗应用中也很有用。在电源轨电压为+3V的情况下,采用Cadence和180 nm CMOS技术的模型参数对所提出电路的性能进行了测试。仿真结果和布局符合gpdk 180 nm CMOS工艺的设计规则,优化了尺寸和间距。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信