A modular data acquisition system using the 10 GSa/s PSEC4 waveform recording chip

M. Bogdan, E. Oberla, H. Frisch, M. Wetstein
{"title":"A modular data acquisition system using the 10 GSa/s PSEC4 waveform recording chip","authors":"M. Bogdan, E. Oberla, H. Frisch, M. Wetstein","doi":"10.1109/RTC.2016.7543167","DOIUrl":null,"url":null,"abstract":"We describe a modular multi-channel data acquisition system based on the 5-15 Gigasample-per-second waveform-recording PSEC4 chip. The system architecture incorporates two levels of hardware with FPGA-embedded system control and inline data processing. The front-end unit is a 30-channel circuit board that holds five PSEC4 ASICs, a clock jitter cleaner, and a control FPGA. The analog bandwidth of the front-end signal path is 1.5 GHz. Each channel has an on-chip threshold-level discriminator that is monitored in the FPGA, from which a flexible on-board trigger decision can be formed. To instrument larger channel counts, a `back-end' 6U VME32 control card has been designed. Called the `Central Card', it incorporates an Altera Arria-V FPGA that manages up to 8 front-end cards using one or two CAT5 network cables per board, which transmits the clock and communicates data packets over a custom serial protocol. Data can be read from the Central Card via USB, Ethernet, or dual SFP links, in addition to the VME interface. The Central Card can be configured as either Master or Slave, allowing one Master to receive data from up to 8 Slaves, with each Slave managing 8 30-channel front-end cards, allowing a single VME crate to control up to 1920 channels of the PSEC4 chip.","PeriodicalId":383702,"journal":{"name":"2016 IEEE-NPSS Real Time Conference (RT)","volume":"7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-06-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE-NPSS Real Time Conference (RT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RTC.2016.7543167","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

We describe a modular multi-channel data acquisition system based on the 5-15 Gigasample-per-second waveform-recording PSEC4 chip. The system architecture incorporates two levels of hardware with FPGA-embedded system control and inline data processing. The front-end unit is a 30-channel circuit board that holds five PSEC4 ASICs, a clock jitter cleaner, and a control FPGA. The analog bandwidth of the front-end signal path is 1.5 GHz. Each channel has an on-chip threshold-level discriminator that is monitored in the FPGA, from which a flexible on-board trigger decision can be formed. To instrument larger channel counts, a `back-end' 6U VME32 control card has been designed. Called the `Central Card', it incorporates an Altera Arria-V FPGA that manages up to 8 front-end cards using one or two CAT5 network cables per board, which transmits the clock and communicates data packets over a custom serial protocol. Data can be read from the Central Card via USB, Ethernet, or dual SFP links, in addition to the VME interface. The Central Card can be configured as either Master or Slave, allowing one Master to receive data from up to 8 Slaves, with each Slave managing 8 30-channel front-end cards, allowing a single VME crate to control up to 1920 channels of the PSEC4 chip.
采用10gsa /s PSEC4波形记录芯片的模块化数据采集系统
介绍了一种基于5-15千兆采样/秒波形记录PSEC4芯片的模块化多通道数据采集系统。该系统由fpga嵌入式系统控制和内联数据处理两层硬件组成。前端单元是一个30通道电路板,包含5个PSEC4 asic,一个时钟抖动清除器和一个控制FPGA。前端信号路径的模拟带宽为1.5 GHz。每个通道都有一个在FPGA中监控的片上阈值级鉴别器,由此可以形成灵活的板上触发决策。为了测量更大的通道计数,设计了一个“后端”6U VME32控制卡。它被称为“中央卡”,它集成了一个Altera Arria-V FPGA,可以管理多达8个前端卡,每块板使用一根或两根CAT5网络电缆,通过自定义串行协议传输时钟和通信数据包。除了VME接口外,还可以通过USB、以太网或双SFP链路从中央卡读取数据。中央卡可以配置为主或从,允许一个主从多达8个奴隶接收数据,每个奴隶管理8个30通道前端卡,允许单个VME板条箱控制多达1920个通道的PSEC4芯片。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信