A Fast Transient Response Capacitor-Less LDO with 123 nA Ultra-Low Quiescent Current

Xuhong Li, Tao Wang, Runxi Zhang, C. Shi
{"title":"A Fast Transient Response Capacitor-Less LDO with 123 nA Ultra-Low Quiescent Current","authors":"Xuhong Li, Tao Wang, Runxi Zhang, C. Shi","doi":"10.1109/ICCS52645.2021.9697200","DOIUrl":null,"url":null,"abstract":"This paper presents an output capacitor-less, NMOS regulation FET low-dropout regulator (LDO) with fast load transient response in 55 nm CMOS process. The LDO employs a push-pull error amplifier to achieve high slew rate at low quiescent current and a bidirectional dynamic biasing technique to further improve the load transient response, with barely extra quiescent current. The error amplifier includes a common-gate input stage, whose low input resistance improves stability of the LDO over a wide range of load currents. Due to the low output impedance, NMOS regulation FET is used to improve the transient response. The simulated results show that the LDO with a power supply range from 2.5 to 3.6 V achieves a stable 1.2 V output. When the load current changes in the range of 200 μA - 10 mA with a rise time and a fall time of 200 ns, the LDO can settle within 2.7 μs under a quiescent current of 123 nA.","PeriodicalId":163200,"journal":{"name":"2021 IEEE 3rd International Conference on Circuits and Systems (ICCS)","volume":"41 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-10-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE 3rd International Conference on Circuits and Systems (ICCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCS52645.2021.9697200","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper presents an output capacitor-less, NMOS regulation FET low-dropout regulator (LDO) with fast load transient response in 55 nm CMOS process. The LDO employs a push-pull error amplifier to achieve high slew rate at low quiescent current and a bidirectional dynamic biasing technique to further improve the load transient response, with barely extra quiescent current. The error amplifier includes a common-gate input stage, whose low input resistance improves stability of the LDO over a wide range of load currents. Due to the low output impedance, NMOS regulation FET is used to improve the transient response. The simulated results show that the LDO with a power supply range from 2.5 to 3.6 V achieves a stable 1.2 V output. When the load current changes in the range of 200 μA - 10 mA with a rise time and a fall time of 200 ns, the LDO can settle within 2.7 μs under a quiescent current of 123 nA.
一种123 nA超低静态电流的快速瞬态响应无电容LDO
提出了一种无输出电容、具有快速负载瞬态响应的NMOS调节FET低差调节器(LDO)。LDO采用推挽误差放大器在低静态电流下实现高摆率,并采用双向动态偏置技术进一步改善负载瞬态响应,几乎没有额外的静态电流。误差放大器包括一个共门输入级,其低输入电阻提高了LDO在宽负载电流范围内的稳定性。由于输出阻抗低,采用NMOS调节场效应管来改善瞬态响应。仿真结果表明,在2.5 ~ 3.6 V的电源范围内,LDO可以实现稳定的1.2 V输出。当负载电流在200 μA ~ 10 mA范围内变化,上升时间和下降时间分别为200 ns时,静态电流为123 nA时,LDO稳定在2.7 μs以内。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信