{"title":"Design of a Logarithmic Domain 2-D Convolver for Low Power Video Processing Applications","authors":"H. Ngo, V. Asari","doi":"10.1109/ITNG.2009.287","DOIUrl":null,"url":null,"abstract":"In this paper, a design and implementation of an efficient, low power log-based 2-D convolution unit (convolver) for video processing applications is proposed. The design of the proposed convolver utilizes approximation method with error correction technique to transform data to logarithmic domain for reduced power consumption. A novel design and implementation of a modular approach for leading bit detection module that is used to compute the binary logarithm is presented. A partitioning and gating technique is also presented to reduce the switching activities based on detection of insignificant data bits. It is observed that the proposed logarithmic-domain multiplier reduces power consumption in two common image filtering operations by more than 50% compared to conventional linear-domain 2D convolvers.","PeriodicalId":347761,"journal":{"name":"2009 Sixth International Conference on Information Technology: New Generations","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-04-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 Sixth International Conference on Information Technology: New Generations","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ITNG.2009.287","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5
Abstract
In this paper, a design and implementation of an efficient, low power log-based 2-D convolution unit (convolver) for video processing applications is proposed. The design of the proposed convolver utilizes approximation method with error correction technique to transform data to logarithmic domain for reduced power consumption. A novel design and implementation of a modular approach for leading bit detection module that is used to compute the binary logarithm is presented. A partitioning and gating technique is also presented to reduce the switching activities based on detection of insignificant data bits. It is observed that the proposed logarithmic-domain multiplier reduces power consumption in two common image filtering operations by more than 50% compared to conventional linear-domain 2D convolvers.